M4-128N/64-15JC LATTICE SEMICONDUCTOR, M4-128N/64-15JC Datasheet - Page 11

no-image

M4-128N/64-15JC

Manufacturer Part Number
M4-128N/64-15JC
Description
CPLD MACH 4 Family 5K Gates 128 Macro Cells 41.7MHz/55.6MHz EECMOS Technology 5V 84-Pin PLCC Tube
Manufacturer
LATTICE SEMICONDUCTOR
Datasheet

Specifications of M4-128N/64-15JC

Package
84PLCC
Family Name
MACH 4
Device System Gates
5000
Number Of Macro Cells
128
Maximum Propagation Delay Time
15 ns
Number Of User I/os
64
Typical Operating Supply Voltage
5 V
Maximum Operating Frequency
41.7|55.6 MHz
Number Of Product Terms Per Macro
20
Re-programmability Support
Yes
Operating Temperature
0 to 70 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M4-128N/64-15JC
Manufacturer:
AMD
Quantity:
12 388
Part Number:
M4-128N/64-15JC
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
M4-128N/64-15JC
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
M4-128N/64-15JC-18JI
Manufacturer:
ST
Quantity:
5
Part Number:
M4-128N/64-15JC-18JI
Manufacturer:
MOT
Quantity:
89
Part Number:
M4-128N/64-15JC-18JI
Manufacturer:
LATTICE
Quantity:
20 000
FUNCTIONAL DESCRIPTION
The fundamental architecture of MACH 4 devices (Figure 1) consists of multiple, optimized PAL
blocks interconnected by a central switch matrix. The central switch matrix allows
communication between PAL blocks and routes inputs to the PAL blocks. Together, the PAL
blocks and central switch matrix allow the logic designer to create large designs in a single
device instead of having to use multiple devices.
The key to being able to make effective use of these devices lies in the interconnect schemes.
In MACH 4 architecture, the macrocells are flexibly coupled to the product terms through the
logic allocator, and the I/O pins are flexibly coupled to the macrocells due to the output switch
matrix. In addition, more input routing options are provided by the input switch matrix. These
resources provide the flexibility needed to fit designs efficiently.
Notes:
1. 16 for MACH 4 devices with 1:1 macrocell-I/O cell ratio (see next page).
2. Block clocks do not go to I/O cells in M4(LV)-32/32.
3. M4(LV)-192/96 and M4(LV)-256/128 have dedicated clock pins which cannot be used as inputs and do not connect to the central
switch matrix.
Clock/Input
Dedicated
Note 3
Input Pins
Pins
Figure 1. MACH 4 Block Diagram and PAL Block Structure
33/
34/
36
Generator
Switch
Matrix
Clock
Logic
Array
Input
with XOR
Allocator
Logic
MACH 4 Family
16
4
16
PAL Block
PAL Block
Macrocells
Output/
Buried
16
Note 2
Note 1
16
8
PAL Block
17466G-001
Pins
Pins
Pins
I/O
I/O
I/O
®
5

Related parts for M4-128N/64-15JC