DS92LX2121SQE National Semiconductor, DS92LX2121SQE Datasheet - Page 31

no-image

DS92LX2121SQE

Manufacturer Part Number
DS92LX2121SQE
Description
SERDES, 10-50MHZ, 40LLP
Manufacturer
National Semiconductor
Datasheet

Specifications of DS92LX2121SQE

Data Rate
1.05Gbps
No. Of Inputs
21
No. Of Outputs
1
Supply Voltage Range
1.71V To 1.89V
Driver Case Style
LLP
No. Of Pins
40
Base Number
2121
Operating Temperature Range
-40°C To +85°C
Serdes Function
Serializer
Ic Input Type
LVCMOS
Ic Output Type
LVCMOS
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Step 3: Stop at SPEED BIST by turning off BIST mode in the
Deserializer to determine Pass/Fail.
To end BIST, the system must pull BISTEN pin of the Dese-
rializer LOW. The BIST duration is fully defined by the BIS-
For instance, if BISTEN is held HIGH for 1 second and the
PCLK is running at 43 MHz with 16 bpp, then the Bit Error
Rate is no better than 1.46E-9.
Step 4: Place system in Normal Operating Mode by disabling
BIST at the Serializer.
Once Step 3 is complete, AT SPEED BIST is over and the
Deserializer is out of BIST mode. To fully return to Normal
mode, apply Normal input data into the Serializer.
Any PASS result will remain unless it is changed by a new
BIST session or cleared by asserting and releasing PDB. The
default state of PASS after a PDB toggle is HIGH.
It is important to note that AT SPEED BIST will only determine
if there is an issue on the link that is not related to the clock
and data recovery of the link (whose status is flagged with
LOCK pin).
FIGURE 28. BIST BER Calculation
FIGURE 27. BIST Timing Diagram
31
TEN width and thus the Bit Error Rate is determined by how
long the system holds BISTEN HIGH.
LVCMOS VDDIO OPTION
1.8V or 3.3V SER Inputs and DES Outputs are user config-
urable to provide compatibility with 1.8V and 3.3V system
interfaces.
REMOTE WAKE UP (Camera Mode)
After initial power up, the SER is in a low-power Standby
mode. The DES (controlled by the host ) 'Remote Wakeup'
register allows the DES side to generate a signal across the
link to remotely wakeup the SER. Once the SER detects the
wakeup signal, the SER switches from Standby mode to ac-
tive mode. In active mode, the SER locks onto PCLK input (if
present), otherwise the on-chip oscillator is used as the input
clock source. Note the host controller should monitor the DES
30125105
www.national.com
30125164

Related parts for DS92LX2121SQE