LFEC3E-3FN256C LATTICE SEMICONDUCTOR, LFEC3E-3FN256C Datasheet - Page 163

no-image

LFEC3E-3FN256C

Manufacturer Part Number
LFEC3E-3FN256C
Description
FPGA LatticeEC Family 3100 Cells 340MHz 130nm (CMOS) Technology 1.2V 256-Pin FBGA
Manufacturer
LATTICE SEMICONDUCTOR
Datasheet

Specifications of LFEC3E-3FN256C

Package
256FBGA
Family Name
LatticeEC
Device Logic Units
3100
Maximum Internal Frequency
340 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
160
Ram Bits
56320
In System Programmability
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFEC3E-3FN256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
September 2005
November 2005
November 2007
February 2007
February 2008
January 2007
March 2006
May 2007
Date
Version
02.0
02.1
02.2
02.3
02.4
02.5
02.6
02.7
Ordering Information
Pinout Information
Pinout Information
DC & Switching
DC & Switching
DC & Switching
DC & Switching
DC & Switching
Characteristics
Characteristics
Characteristics
Characteristics
Characteristics
Supplemental
Architecture
Architecture
Architecture
Architecture
Information
Section
sysIO section has been updated.
Recommended Operating Conditions has been updated with V
DC Electrical Characteristics table has been updated
Removed 5V Tolerant Input Buffer section.
Register-to-Register performance table has been updated (rev. G 0.28).
LatticeECP/EC External Switching Characteristics table has been
updated (rev. G 0.28).
LatticeECP/EC Internal Switching Characteristics table has been
updated (rev. G 0.28).
LatticeECP/EC Family Timing Adders have been updated (rev. G 0.28).
sysCLOCK PLL timing table has been updated (rev. G 0.28)
LatticeECP/EC sysCONFIG Port Timing specification table has been
updated (rev. G 0.28).
Master Clock table has been updated (rev. G 0.28).
JTAG Port Timing specification table has been updated (rev. G 0.28).
Signal Description table has been updated with V
Pin-to-Pin Performance table has been updated (G 0.30)
- 4:1MUX, 8:1MUX, 16:1MUX, 32:1MUX
Register-to-Register Performance (G 0.30) - No timing number
changes.
External Switching Characteristics (G 0.30) - No timing number
changes.
Internal Switching Characteristics (G 0.30)
-t
have been updated.
Family Timing Adders (G 0.30) - No timing number changes.
sysCLOCK PLL Timing (G 0.30) - No timing number changes.
sysCONFIG Port Timing Specifications (G 0.30) - No timing number
changes.
Master Clock (G 0.30) - No timing number changes.
JTAG Port Timing Specification (G 0.30) - No timing number changes.
Added 208-PQFP lead-free part numbers.
Added footnote 3. to V
tions table.
EBR Asynchronous Reset section added.
Updated EBR Asynchronous Reset section.
Updated Maximum Number of Elements in a Block table - MAC value
for x9 changed to 2.
Updated text in Ripple Mode section.
Added JTAG Port Waveforms diagram.
Updated t
Added Thermal Management text section.
Updated title list.
Read/Write Mode (Normal) and Read/Write Mode with Input and Output
Registers waveforms in the EBR Memory Timing Diagrams section
have been updated.
SUP_DSP,
7-3
RST
t
HP_DSP
timing information in the sysCLOCK PLL Timing table.
, t
SUO_DSP,
CCAUX
LatticeECP/EC Family Data Sheet
Change Summary
in the Recommended Operating Condi-
t
HO_DSP,
t
COI_DSP
, t
Revision History
COD_DSP
CCPLL
.
numbers
CCPLL
.

Related parts for LFEC3E-3FN256C