RFM31B-868-D QUASAR, RFM31B-868-D Datasheet - Page 44

no-image

RFM31B-868-D

Manufacturer Part Number
RFM31B-868-D
Description
MODULE, RECEIVER, -118DB, 868MHZ
Manufacturer
QUASAR
Datasheet

Specifications of RFM31B-868-D

Modulation Type
FSK, GFSK, OOK
Sensitivity
-121dBm
Power Supply
1.8V To 3.6V
Supply Current
18.5mA
Data Rate Max
256Kbps
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
RFM31B
8.7. Low Duty Cycle Mode
The Low Duty Cycle Mode is available to automatically wake-up the receiver to check if a valid signal is available.
The basic operation of the low duty cycle mode is demonstrated in the figure below. If a valid preamble or sync
word is not detected the chip will return to sleep mode until the beginning of a new WUT period. If a valid preamble
and sync are detected the receiver on period will be extended for the low duty cycle mode duration (TLDC) to
receive all of the packet. The WUT period must be set in conjunction with the low duty cycle mode duration. The R
value (Reg 14h) is shared between the WUT and the TLDC. The ldc[7:0] bits are located in “Register 19h. Low
Duty Cycle Mode Duration.” The time of the TLDC is determined by the formula below:
4
2
R
7 [
:
] 0
TLDC
ldc
ms
32
.
768
Figure 22. Low Duty Cycle Mode
Tel: +86-755-82973805
Fax: +86-755-82973550
E-mail: sales@hoperf.com http://www.hoperf.com
44

Related parts for RFM31B-868-D