LFE3-95EA-6FN484I Lattice, LFE3-95EA-6FN484I Datasheet - Page 107

no-image

LFE3-95EA-6FN484I

Manufacturer Part Number
LFE3-95EA-6FN484I
Description
IC FPGA 92KLUTS 295I/O 484FPBGA
Manufacturer
Lattice
Datasheet

Specifications of LFE3-95EA-6FN484I

Number Of Logic Elements/cells
*
Number Of Labs/clbs
*
Total Ram Bits
4526080
Number Of I /o
295
Number Of Gates
-
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
*
Operating Temperature
-40°C ~ 100°C
Package / Case
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
220-1096

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFE3-95EA-6FN484I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
LatticeECP3 sysCONFIG Port Timing Specifications (Continued)
Figure 3-20. sysCONFIG Parallel Port Read Cycle
t
Master and Slave SPI (Continued)
t
t
t
t
1. Re-toggling the PROGRAMN pin is not permitted until the INITN pin is high. Avoid consecutive toggling of the PROGRAMN.
Master Clock Frequency
Duty Cycle
Parameter
CHHH
CHHL
HHCH
HLQZ
HHQX
Parameter
HOLDN Low Hold Time (Relative to CCLK)
HOLDN High Hold Time (Relative to CCLK)
HOLDN High Setup Time (Relative to CCLK)
HOLDN to Output High-Z
HOLDN to Output Low-Z
WRITEN
CCLK
CS1N
BUSY
D[0:7]
*n = last byte of read cycle.
CSN
Selected value - 15%
Over Recommended Operating Conditions
Min.
40
t
t
SUCS
SUWD
Description
Byte 0
t
BSCL
3-54
Byte 1
t
CORD
Selected value + 15%
Max.
t
60
DCB
DC and Switching Characteristics
t
Byte 2
BSCYC
t
BSCH
LatticeECP3 Family Data Sheet
Byte n*
t
t
HCS
HWD
Min.
5
5
5
Units
MHz
%
Max.
9
9
Units
ns
ns
ns
ns
ns

Related parts for LFE3-95EA-6FN484I