MPC93R51ACR2 IDT, Integrated Device Technology Inc, MPC93R51ACR2 Datasheet - Page 3

no-image

MPC93R51ACR2

Manufacturer Part Number
MPC93R51ACR2
Description
IC PLL CLK DRIVER LV 32-LQFP
Manufacturer
IDT, Integrated Device Technology Inc
Type
PLL Clock Generatorr
Datasheet

Specifications of MPC93R51ACR2

Pll
Yes with Bypass
Input
LVCMOS, LVPECL
Output
LVCMOS
Number Of Circuits
1
Ratio - Input:output
2:9
Differential - Input:output
Yes/No
Frequency - Max
240MHz
Divider/multiplier
Yes/Yes
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
32-LQFP
Frequency-max
240MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC93R51ACR2
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
IDT™ Low Voltage PLL Clock Driver
Freescale Timing Solutions Organization has been acquired by Integrated Device Technology, Inc
MPC93R51
Low Voltage PLL Clock Driver
Advanced Clock Drivers Devices
Freescale Semiconductor
Table 1. Pin Description
Table 2. Function Table
Table 3. Absolute Maximum Ratings
PCLK, PCLK
TCLK
EXT_FB
REF_SEL
FSELA
FSELB
FSELC
FSELD
OE
QA
QB
QC0, QC1
QD0 – QD4
V
V
GND
1. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these
Symbol
CCA
CC
V
V
I
V
OUT
T
conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated
conditions is not implied.
OUT
I
CC
IN
REF_SEL
IN
Number
S
PLL_EN
Control
FSELA
FSELB
FSELC
FSELD
OE
Supply Voltage
DC Input Voltage
DC Output Voltage
DC Input Current
DC Output Current
Storage Temperature
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Output
Output
Output
Supply
Supply
Supply
Default
0
1
0
0
0
0
0
Characteristics
Name
Selects PCLK as reference clock
Test mode with PLL disabled. The input clock is
directly routed to the output dividers
Outputs enabled
QA = VCO ÷ 2
QB = VCO ÷ 4
QC = VCO ÷ 4
QD = VCO ÷ 4
(1)
LVPECL
LVCMOS
LVCMOS
LVCMOS
LVCMOS
LVCMOS
LVCMOS
LVCMOS
LVCMOS
LVCMOS
LVCMOS
LVCMOS
LVCMOS
V
V
Ground
CC
CC
Type
0
3
Differential clock reference
Low voltage positive ECL input
Single ended reference clock signal or test clock
Feedback signal input, connect to a QA, QB, QC, QD output
Selects input reference clock
Output A divider selection
Output B divider selection
Outputs C divider selection
Outputs D divider selection
Output enable/disable
Bank A clock output
Bank B clock output
Bank C clock outputs
Bank D clock outputs
Positive power supply for the PLL
Positive power supply for I/O and core
Negative power supply
Min
-0.3
-0.3
-0.3
-55
Selects TCLK as reference clock
PLL enabled. The VCO output is routed to the
output dividers
Outputs disabled, PLL loop is open
VCO is forced to its minimum frequency
QA = VCO ÷ 4
QB = VCO ÷ 8
QC = VCO ÷ 8
QD = VCO ÷ 8
V
V
Description
CC
CC
Max
±20
±50
150
4.6
+0.3
+0.3
1
Unit
mA
mA
°C
V
V
V
Condition
MPC93R51
NETCOM
MPC93R51
3

Related parts for MPC93R51ACR2