LMX2335LM National Semiconductor, LMX2335LM Datasheet - Page 18

no-image

LMX2335LM

Manufacturer Part Number
LMX2335LM
Description
IC FREQ SYNTHESIZER DUAL 16-SOIC
Manufacturer
National Semiconductor
Series
PLLatinum™r
Type
PLL Frequency Synthesizerr
Datasheet

Specifications of LMX2335LM

Pll
Yes with Bypass
Input
CMOS, TTL
Output
CMOS
Number Of Circuits
1
Ratio - Input:output
3:1
Differential - Input:output
No/No
Frequency - Max
1.1GHz
Divider/multiplier
Yes/No
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (3.9mm Width)
Frequency-max
1.1GHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
*LMX2335LM

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LMX2335LM
Manufacturer:
NS/国半
Quantity:
20 000
www.national.com
Application Information
A block diagram of the basic phase locked loop is shown in
Figure 1.
Loop Gain Equations
A linear control system model of the phase feedback for a
PLL in the locked state is shown in Figure 2. The open loop
gain is the product of the phase comparator gain (K
The time constants which determine the pole and zero fre-
quencies of the filter transfer function can be defined as
FIGURE 3. Passive Loop Filter
01280715
FIGURE 1. Conventional PLL Architecture
FIGURE 2. PLL Linear Model
φ
01280713
), the
(1)
(2)
18
VCO gain (K
the gain of the feedback counter modulus (N). The passive
loop filter configuration used is displayed in Figure 3, WHILE
the complex impedance of the filter is given in equation 2.
The 3rd order PLL Open Loop Gain can be calculated in
terms of frequency, ω, the filter time contants T1 and T2, and
the design constants Kφ, K
From Equation (3) we can see that the phase term will be
dependent on the single pole and zero such that the phase
margin is determined in Equation (1).
A plot of the magnitude and phase of G(s) H(s) for a stable
loop, is shown in Equation (4) with a solid trace. The param-
eter φ
point the gain drops below zero (the cutoff frequency wp of
the loop). In a critically damped system, the amount of phase
margin would be approximately 45 degrees.
p
φ(ω) = tan
shows the amount of phase margin that exists at the
VCO
/s), and the loop filter gain Z(s) divided by
−1
(ω • T2) −tan
01280714
VCO
, and N.
−1
(ω • T1) + 180˚C
(3)
(4)
(5)

Related parts for LMX2335LM