MAX188BEWP+T Maxim Integrated Products, MAX188BEWP+T Datasheet - Page 13

no-image

MAX188BEWP+T

Manufacturer Part Number
MAX188BEWP+T
Description
IC ADC 12BIT SERIAL 20-SOIC
Manufacturer
Maxim Integrated Products
Type
Data Acquisition System (DAS)r
Datasheet

Specifications of MAX188BEWP+T

Resolution (bits)
12 b
Sampling Rate (per Second)
133k
Data Interface
Serial
Voltage Supply Source
Dual ±
Voltage - Supply
±5V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
In internal clock mode, the MAX186/MAX188 generate
their own conversion clock internally. This frees the
microprocessor from the burden of running the SAR con-
version clock, and allows the conversion results to be
read back at the processor’s convenience, at any clock
rate from zero to typically 10MHz. SSTRB goes low at the
start of the conversion and then goes high when the con-
version is complete. SSTRB will be low for a maximum of
10µs, during which time SCLK should remain low for best
noise performance. An internal register stores data when
the conversion is in progress. SCLK clocks the data out
at this register at any time after the conversion is com-
plete. After SSTRB goes high, the next falling clock edge
Figure 8. External Clock Mode SSTRB Detailed Timing
Figure 9. Internal Clock Mode Timing
SSTRB
SCLK
SSTRB
CS
A/D STATE
DOUT
SCLK
DIN
CS
START SEL2 SEL1 SEL0 UNI/
______________________________________________________________________________________
1
2
IDLE
3
t
SDV
4
DIP
1.5µs (CLK = 2MHz)
5
SCL/
DIFF PD1 PD0
ACQUISITION
6
Internal Clock
7
8
PD0 CLOCKED IN
CONVERSION
10µs MAX
t
CONV
will produce the MSB of the conversion at DOUT, fol-
lowed by the remaining bits in MSB-first format (see
Figure 9). CS does not need to be held low once a con-
version is started. Pulling CS high prevents data from
being clocked into the MAX186/MAX188 and three-
states DOUT, but it does not adversely effect an internal
clock-mode conversion already in progress. When inter-
nal clock mode is selected, SSTRB does not go into a
high-impedance state when CS goes high.
Figure 10 shows the SSTRB timing in internal clock
mode. In internal clock mode, data can be shifted in and
out of the MAX186/MAX188 at clock rates exceeding
4.0MHz, provided that the minimum acquisition time, t
is kept above 1.5µs.
9
Low-Power, 8-Channel,
MSB B10
B11
t
IDLE
SSTRB
10
11
B9
12
Serial 12-Bit ADCs
18
t
B2
SSTRB
19
B1
20
LSB
B0
21
FILLED WITH
ZEROS
22
23
24
t
STR
AZ
13
,

Related parts for MAX188BEWP+T