PIC10F200-I/P Microchip Technology Inc., PIC10F200-I/P Datasheet - Page 31

no-image

PIC10F200-I/P

Manufacturer Part Number
PIC10F200-I/P
Description
8 PIN, 384 B FLASH, 16 RAM, 4 I/O
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC10F200-I/P

Cpu Speed
1 MIPS
Eeprom Memory
0 Bytes
Frequency
4 MHz
Input Output
4
Memory Type
Flash
Number Of Bits
8
Package Type
8-pin PDIP
Programmable Memory
375 Bytes
Ram Size
16 Bytes
Speed
4 MHz
Timers
1-8-bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC10F200-I/P
Manufacturer:
MICROCHIP
Quantity:
1 200
Part Number:
PIC10F200-I/P
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
6.0
The Timer0 module has the following features:
• 8-bit timer/counter register, TMR0
• Readable and writable
• 8-bit software programmable prescaler
• Internal or external clock select:
Figure 6-1 is a simplified block diagram of the Timer0
module.
Timer mode is selected by clearing the T0CS bit
(OPTION<5>). In Timer mode, the Timer0 module will
increment every instruction cycle (without prescaler). If
TMR0 register is written, the increment is inhibited for
the following two cycles (Figure 6-2 and Figure 6-3).
The user can work around this by writing an adjusted
value to the TMR0 register.
FIGURE 6-1:
FIGURE 6-2:
© 2006 Microchip Technology Inc.
PC
(Program
Counter)
Instruction
Timer0
Instruction
Executed
Fetch
- Edge select for external clock
Note 1: Bits T0CS, T0SE, PSA, PS2, PS1 and PS0 are located in the OPTION register.
GP2/T0CKI
TIMER0 MODULE AND TMR0
REGISTER (PIC10F200/202)
2: The prescaler is shared with the Watchdog Timer (Figure 6-5).
Pin
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4
T0SE
T0
PC – 1
(1)
F
TIMER0 BLOCK DIAGRAM
TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALE
OSC
MOVWF TMR0 MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W
T0 + 1
/4
PC
T0CS
0
1
Write TMR0
executed
T0 + 2
(1)
PC + 1
PS2, PS1, PS0
Programmable
Prescaler
Preliminary
Read TMR0
reads NT0
3
PC + 2
PIC10F200/202/204/206
(2)
(1)
Counter mode is selected by setting the T0CS bit
(OPTION<5>). In this mode, Timer0 will increment
either on every rising or falling edge of pin T0CKI. The
T0SE bit (OPTION<4>) determines the source edge.
Clearing the T0SE bit selects the rising edge. Restric-
tions on the external clock input are discussed in detail
in Section 6.1 “Using Timer0 with an External Clock
(PIC10F200/202)”.
The prescaler may be used by either the Timer0
module or the Watchdog Timer, but not both. The
prescaler assignment is controlled in software by the
control bit, PSA (OPTION<3>). Clearing the PSA bit
will assign the prescaler to Timer0. The prescaler is not
readable or writable. When the prescaler is assigned to
the Timer0 module, prescale values of 1:2, 1:4, 1:256
are selectable. Section 6.2 “Prescaler” details the
operation of the prescaler.
A summary of registers associated with the Timer0
module is found in Table 6-1.
PSA
NT0
Read TMR0
reads NT0
1
0
PC + 3
(1)
PS
OUT
(2 T
Sync with
Internal
Read TMR0
reads NT0
Clocks
CY
PC + 4
delay)
PS
Sync
NT0 + 1
Read TMR0
reads NT0 + 1
OUT
PC + 5
TMR0 Reg
Data Bus
DS41239C-page 29
Read TMR0
reads NT0 + 2
NT0 + 2
8
PC + 6

Related parts for PIC10F200-I/P