UJA1069TW24/3V0,51 NXP Semiconductors, UJA1069TW24/3V0,51 Datasheet - Page 23

no-image

UJA1069TW24/3V0,51

Manufacturer Part Number
UJA1069TW24/3V0,51
Description
IC LIN FAIL-SAFE 24-HTSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of UJA1069TW24/3V0,51

Applications
Automotive
Interface
LIN (Local Interconnect Network)
Voltage - Supply
3V
Package / Case
24-TSSOP Exposed Pad, 24-eTSSOP, 24-HTSSOP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935280016518
UJA1069TW24/3V0-T
UJA1069TW24/3V0-T
NXP Semiconductors
UJA1069_3
Product data sheet
Fig 13. Pin WAKE, cyclic sampling via V3
sample
V
flip flop
V
active
WAKE
INTN
6.10 Interrupt output
6.11 Temperature protection
V
3
Pin INTN is an open-drain interrupt output. It is forced LOW whenever at least one bit in
the Interrupt register is set. By reading the Interrupt register all bits are cleared. The
Interrupt register will also be cleared during a system reset (RSTN LOW).
As the microcontroller operates typically with an edge-sensitive interrupt port, pin INTN
will be HIGH for at least t
interrupts within t
To prevent the microcontroller from being slowed down by repetitive interrupts, in Normal
mode some interrupts are only allowed to occur once per watchdog period; see
Section
If an interrupt is not read out within t
The temperature of the SBC chip is monitored as long as the microcontroller voltage
regulator V1 is active. To avoid an unexpected shutdown of the application by the SBC,
the temperature protection will not switch off any part of the SBC or activate a defined
system stop of its own accord. If the temperature is too high it generates an interrupt to
the microcontroller, if enabled, and the corresponding status bit will be set. The
microcontroller can then decide whether to switch off parts of the SBC to decrease the
chip temperature.
signal already HIGH
due to biasing (history)
t
su(CS)
t
on(CS)
6.12.7.
approximately 70 %
t
w(CS)
INTN
Rev. 03 — 10 September 2007
pin INTN stays HIGH, otherwise it will revert to LOW again.
INTN
button pushed
after each read-out of the Interrupt register. Without further
RSTN(INT)
button released
signal remains LOW
due to biasing (history)
a system reset is performed.
LIN fail-safe system basis chip
001aac307
UJA1069
© NXP B.V. 2007. All rights reserved.
23 of 64

Related parts for UJA1069TW24/3V0,51