HD64570F Renesas Electronics America, HD64570F Datasheet - Page 133

no-image

HD64570F

Manufacturer Part Number
HD64570F
Description
IC SCA SRL COMM ADAPTER 88QFP
Manufacturer
Renesas Electronics America
Datasheet

Specifications of HD64570F

Applications
ISDN
Interface
Serial
Voltage - Supply
4.5 V ~ 5.5 V
Package / Case
88-QFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64570F
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64570F16
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64570F16V
Manufacturer:
INFINEON
Quantity:
12 000
CNCT1, CNCT0 = 0, 0:
CNCT1, CNCT0 = 0, 1:
CNCT1, CNCT0 = 1, 0:
CNCT1, CNCT0 = 1, 1:
5.2.4
The control register (CTL) specifies the transmit operation in underrun state, an output pattern for
idle state in byte or bit synchronous mode, break send in asynchronous mode, SYN character
transfer from the data field to the receive buffer, and the RTS line output level.
This register is reset under either of the following conditions:
The BRK bit (bit 3) is also cleared by a TX reset command.
line is directly output to the TXD line. (If specified, the data is first processed by the ADPLL
to suppress noise and extract the clock signal, and the resulting data is output on the TXD line.)
This mode enables data reception, but disables data transmission. If the MSCI TX clock
source register (TXS) designates TXC as an output line, the receive clock selected by the
MSCI RX clock source register (RXS) is output on the TXC line. If TXC is designated as an
input line, the TXC input does not affect operations.
register output is internally connected to the receive shift register input for the receive shift
register to directly receive the transmit data without passing through the ADPLL. Here, the
receive clock selected by the MSCI RX clock source register (RXS) is used as both the
transmit clock and receive clock.
Independently of the above operation, data input on the RXD line is output again on the TXD
line. (If specified, the data is first processed by the ADPLL to suppress noise and extract the
clock signal, and the resulting data is output on the TXD line.)
In addition, if the TXS register designates TXC as an output line, the receive clock selected by
the RXS register is output on the TXC line. If TXC is designated as an input line, the TXC
input does not affect operations.
Note that if the ADPLL output is selected as the receive clock, the clock signal extracted from
the RXD input is supplied to both the transmitter and receiver.
Hardware reset
Channel reset command
MSCI Control Register (CTL)
Specifies the full duplex communications mode (normal operation)
Specifies the auto-echo mode. In this mode, input data via the RXD
Reserved.
Specifies the local loop-back mode. In this mode, the transmit shift
Rev. 0, 07/98, page 117 of 453

Related parts for HD64570F