CY7C1327B-166AC Cypress Semiconductor Corp, CY7C1327B-166AC Datasheet - Page 4

no-image

CY7C1327B-166AC

Manufacturer Part Number
CY7C1327B-166AC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1327B-166AC

Density
4Mb
Access Time (max)
3.5ns
Operating Supply Voltage (typ)
3.3V
Package Type
TQFP
Operating Temp Range
0C to 70C
Supply Current
420mA
Operating Supply Voltage (min)
3.14V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Word Size
18b
Lead Free Status / Rohs Status
Not Compliant
Pin Definitions
Introduction
Functional Overview
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock. Max-
imum access delay from the clock rise (t
device).
The CY7C1327B supports secondary cache in systems utiliz-
ing either a linear or interleaved burst sequence. The inter-
leaved burst order supports Pentium and i486 processors. The
linear burst sequence is suited for processors that utilize a
linear burst sequence. The burst order is user selectable, and
is determined by sampling the MODE input. Accesses can be
initiated with either the Processor Address Strobe (ADSP) or
the Controller Address Strobe (ADSC). Address advancement
through the burst sequence is controlled by the ADV input. A
two-bit on-chip wraparound burst counter captures the first ad-
dress in a burst sequence and automatically increments the
address for the rest of the burst access.
Byte write operations are qualified with the Byte Write Enable
(BWE) and Byte Write Select (BW
Enable (GW) overrides all byte write inputs and writes data to
all four bytes. All writes are simplified with on-chip synchro-
nous self-timed write circuitry.
Three synchronous Chip Selects (CE
asynchronous Output Enable (OE) provide for easy bank se-
lection and output three-state control. ADSP is ignored if CE
is HIGH.
Single Read Accesses
This access is initiated when the following conditions are sat-
isfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2)
CE
(GW, BWE) are all deasserted HIGH. ADSP is ignored if CE
Document #: 38-05140 Rev. **
ADSC
ZZ
DQ
DP
V
V
V
V
MODE
NC
Name
DD
SS
DDQ
SSQ
1
[1:0]
, CE
[15:0]
2
, CE
Asynchronous
Power Supply Power Supply inputs to the core of the device. Should be connected to 3.3V power supply.
Synchronous
Synchronous
I/O Ground
I/O Power
3
Ground
are all asserted active, and (3) the write signals
Supply
Input-
Input-
Input-
Static
I/O-
I/O
(continued)
Address Strobe from Controller, sampled on the rising edge of CLK. When asserted LOW, A
captured in the address registers. A
ADSC are both asserted, only ADSP is recognized.
ZZ “sleep” Input. This active HIGH input places the device in a non-time critical “sleep” condition
with data integrity preserved. Leaving ZZ floating or NC will default the device into an active state.
ZZ pin has an internal pull-down.
Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the
rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by
A
When OE is asserted LOW, the pins behave as outputs. When HIGH, DQ
in a three-state condition.
Ground for the core of the device. Should be connected to ground of the system.
Power Supply for the I/O circuitry. Should be connected to a 3.3V or 2.5V power supply.
Ground for the I/O circuitry. Should be connected to ground of the system.
Selects Burst Order. When tied to GND selects linear burst sequence. When tied to V
floating selects interleaved burst sequence. This is a strap pin and should remain static during device
operation. When left floating or NC, defaults to interleaved burst order. Mode pin has an internal
pull-up.
No Connects.
[17:0]
[1:0]
during the previous clock rise of the read cycle. The direction of the pins is controlled by OE.
) inputs. A Global Write
CO
1
, CE
) is 3.5 ns (166-MHz
2
, CE
3
) and an
1
1
[1:0]
is HIGH. The address presented to the address inputs (A
is stored into the address advancement logic and the Address
Register while being presented to the memory core. The cor-
responding data is allowed to propagate to the input of the
Output Registers. At the rising edge of the next clock the data
is allowed to propagate through the output register and onto
the data bus within 3.5 ns (166-MHz device) if OE is active
LOW. The only exception occurs when the SRAM is emerging
from a deselected state to a selected state, its outputs are
always three-stated during the first cycle of the access. After
the first cycle of the access, the outputs are controlled by the
OE signal. Consecutive single read cycles are supported.
Once the SRAM is deselected at clock rise by the chip select
and either ADSP or ADSC signals, its output will three-state
immediately.
Single Write Accesses Initiated by ADSP
This access is initiated when both of the following conditions
are satisfied at clock rise: (1) ADSP is asserted LOW, and (2)
CE
to A
advancement logic while being delivered to the RAM core. The
write signals (GW, BWE, and BW
nored during this first cycle.
ADSP-triggered write accesses require two clock cycles to
complete. If GW is asserted LOW on the second clock rise, the
data presented to the DQ
the corresponding address location in the RAM core. If GW is
HIGH, then the write operation is controlled by BWE and
BW
ity that is described in the Write Cycle Description table. As-
serting the Byte Write Enable input (BWE) with the selected
Byte Write (BW
sired bytes. Bytes not selected during a byte write operation
will remain unaltered. A synchronous self-timed write mecha-
nism has been provided to simplify the write operations.
are also loaded into the burst counter. When ADSP and
1
[1:0]
, CE
[17:0]
Description
signals. The CY7C1327B provides byte write capabil-
2
, CE
is loaded into the address register and the address
3
are all asserted active. The address presented
[1:0]
) input will selectively write to only the de-
[15:0]
and DP
[15:0]
[1:0]
) and ADV inputs are ig-
CY7C1327B
[1:0]
and DP
inputs is written into
[1:0]
DDQ
Page 4 of 17
are placed
or left
[17:0]
[17:0]
is
)

Related parts for CY7C1327B-166AC