ZL50012QCG1 Zarlink, ZL50012QCG1 Datasheet - Page 41

no-image

ZL50012QCG1

Manufacturer Part Number
ZL50012QCG1
Description
Switch Fabric 256 x 256 3.3V 160-Pin LQFP Tray
Manufacturer
Zarlink
Datasheet

Specifications of ZL50012QCG1

Package
160LQFP
Number Of Ports
16
Fabric Size
256 x 256
Switch Core
Non-Blocking
Port Speed
8.192|4.096|2.048 Mbps
Operating Supply Voltage
3.3 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ZL50012QCG1
Manufacturer:
ZARLINK
Quantity:
110
SICR10
SICR11
SICR12
SICR13
SICR14
SICR15
SICR8
SICR9
External Read/Write Address: 110
Reset Value: 0000
15 - 9
Bit
8
7
6
5
15
0
0
0
0
0
0
0
0
H
STIN#QEN3
STIN#QEN2
STIN#QEN1
STIN#QEN0
14
0
0
0
0
0
0
0
0
Unused
Name
Table 21 - Stream Input Control Register 8 to 15 (SICR8 to SICR15)
13
0
0
0
0
0
0
0
0
H
,
12
0
0
0
0
0
0
0
0
112
H
Reserved. In normal functional mode, these bits MUST be set to zero.
Quadrant Frame 3 Enable. When this bit is low, the device is in normal
operation mode. When this bit is high, the LSB of every channel in this
quadrant frame is replaced by "1". This quadrant frame is defined as Ch24 to
31, Ch48 to 63 and Ch96 to 127 for the 2.048 Mb/s, 4.096 Mb/s and
8.192 Mb/s mode respectively.
Quadrant Frame 2 Enable. When this bit is low, the device is in normal
operation mode. When this bit is high, the LSB of every channel in this
quadrant frame is replaced by "1". This quadrant frame is defined as Ch16 to
23, Ch32 to 47 and Ch64 to 95 for the 2.048 Mb/s, 4.096 Mb/s and 8.192 Mb/s
mode respectively.
Quadrant Frame 1 Enable. When this bit is low, the device is in normal
operation mode. When this bit is high, the LSB of every channel in this
quadrant frame is replaced by "1". This quadrant frame is defined as Ch8 to 15,
Ch16 to 31 and Ch32 to 63 for the 2.048 Mb/s, 4.096 Mb/s and 8.192 Mb/s
mode respectively.
Quadrant Frame 0 Enable. When this bit is low, the device is in normal
operation mode. When this bit is high, the LSB of every channel in this
quadrant frame is replaced by "1". This quadrant frame is defined as Ch0 to 7,
Ch0 to 15 and Ch0 to 31 for 2.048 Mb/s, the 4.096 Mb/s and 8.192 Mb/s mode
respectively.
,
11
114
0
0
0
0
0
0
0
0
H
,
116
10
0
0
0
0
0
0
0
0
H
Zarlink Semiconductor Inc.
,
118
9
0
0
0
0
0
0
0
0
ZL50012
H
,
STIN10
STIN11
STIN12
STIN13
STIN14
STIN15
44
STIN8
STIN9
QEN3
QEN3
QEN3
QEN3
QEN3
QEN3
QEN3
QEN3
11A
8
H
,
STIN10
STIN11
STIN12
STIN13
STIN14
STIN15
11C
STIN8
STIN9
QEN2
QEN2
QEN2
QEN2
QEN2
QEN2
QEN2
QEN2
7
H
,
Description
STIN10
STIN11
STIN12
STIN13
STIN14
STIN15
STIN8
QEN1
STIN9
QEN1
QEN1
QEN1
QEN1
QEN1
QEN1
QEN1
11E
6
H
,
STIN10
STIN11
STIN12
STIN13
STIN14
STIN15
STIN8
QEN0
STIN9
QEN0
QEN0
QEN0
QEN0
QEN0
QEN0
QEN0
5
STIN10
STIN11
STIN12
STIN13
STIN14
STIN15
STIN8
SMP1
STIN9
SMP1
SMP1
SMP1
SMP1
SMP1
SMP1
SMP1
4
STIN10
STIN11
STIN12
STIN13
STIN14
STIN15
STIN8
STIN9
SMP0
SMP0
SMP0
SMP0
SMP0
SMP0
SMP0
SMP0
3
STIN10
STIN11
STIN12
STIN13
STIN14
STIN15
STIN8
STIN9
DR2
DR2
DR2
DR2
DR2
DR2
DR2
DR2
2
Data Sheet
STIN10
STIN11
STIN12
STIN13
STIN14
STIN15
STIN8
STIN9
DR1
DR1
DR1
DR1
DR1
DR1
DR1
DR1
1
STIN10
STIN11
STIN12
STIN13
STIN14
STIN15
STIN8
STIN9
DR0
DR0
DR0
DR0
DR0
DR0
DR0
DR0
0

Related parts for ZL50012QCG1