DS92LV16TVHGX National Semiconductor, DS92LV16TVHGX Datasheet - Page 5

no-image

DS92LV16TVHGX

Manufacturer Part Number
DS92LV16TVHGX
Description
LVDS Serdes 0.55V 80-Pin LQFP T/R
Manufacturer
National Semiconductor
Datasheet

Specifications of DS92LV16TVHGX

Package
80LQFP
Number Of Elements Per Chip
1
Transmission Data Rate
2560 Mbps
Differential Input Low Threshold Voltage
-0.1 V
Differential Input High Threshold Voltage
0.1 V
Typical Operating Supply Voltage
3.3 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS92LV16TVHGX
Manufacturer:
IR
Quantity:
15 835
Part Number:
DS92LV16TVHGX
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DS92LV16TVHGX
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
DS92LV16TVHGX/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
Symbol
t
t
RNMI-R
t
t
RNMI-L
DSR1
DSR2
Deserializer Switching Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified.
Note 1: “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices
should be operated at these limits. The table of “Electrical Characteristics” specifies conditions of device operation.
Note 2: Typical values are given for V
Note 3: Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground except VOD, VOD,
VTH and VTL which are differential voltages.
Note 4: Due to TRI-STATE of the Serializer, the Deserializer will lose PLL lock and have to resynchronize before data transfer.
Note 5: For the purpose of specifying deserializer PLL performance tDSR1 and tDSR2 are specified with the REFCLK running and stable, and specific conditions
of the incoming data stream (SYNCPATs). It is recommended that the derserializer be initialized using either tDSR1 timing or tDSR2 timing. tDSR1 is the time
required for the deserializer to indicate lock upon power-up or when leaving the power-down mode. Synchronization patterns should be sent to the device before
initiating either condition. tDSR2 is the time required to indicate lock for the powered-up and enabled deserializer when the input (RI+ and RI-) conditions change
from not receiving data to receiving synchronization patterns (SYNCPATs).
Note 6: tRNMI is a measure of how much phase noise (jitter) the deserializer can tolerate in the incoming data stream before bit errors occur. It is a measurement
in reference with the ideal bit position, please see National’s AN-1217 for detail.
Note 7: Sync pattern is a fixed pattern with 8-bit of data high followed by 8-bit of data low.
Noise Margin Right
Noise Margin Left
Ideal Deserializer
Ideal Deserializer
Deserializer PLL
Deserializer PLL
PWRDWN (with
Lock Time from
Lock time from
SYNCPAT)
Parameter
SYNCPAT
CC
= 3.3V and T
Conditions
Figure 16
Figure 16
(Note 7)
(Note 6)
(Note 6)
A
= +25˚C.
Pin/Freq.
80 MHz
80 MHz
35 MHz
80 MHz
35 MHz
80 MHz
35MHz
35MHz
5
(Continued)
−630
−230
Min
Typ
3.7
1.9
1.5
0.9
+630
+230
Max
10
4
5
2
www.national.com
Units
µs
µs
µs
µs
ps
ps
ps
ps

Related parts for DS92LV16TVHGX