VT82C686B

Manufacturer Part NumberVT82C686B
ManufacturerETC-unknow
VT82C686B datasheet
 
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
Page 101
102
Page 102
103
Page 103
104
Page 104
105
Page 105
106
Page 106
107
Page 107
108
Page 108
109
Page 109
110
Page 110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
Page 108/128

Download datasheet (2Mb)Embed
PrevNext
7HFKQRORJLHV ,QF
Hardware Monitor I/O Space Registers
The I/O base address for access to the Hardware Monitor
registers is defined in Rx71-70 of function 4 PCI configuration
space. The hardware monitor I/O space is enabled for I/O
access by the system if Rx74[0] = 1.
Offset 13 – Analog Data 15-8 ........................................... RW
Offset 14 – Analog Data 7-0 ............................................. RW
Offset 15 – Digital Data 7-0 .............................................. RW
Offset 16 – Channel Counter ............................................ RW
Offset 17 – Data Valid & Channel Indicators ................. RW
Offset 1D – TSENS3 Hot Temperature High Limit ....... RW
Offset 1E – TSENS3 Hot Temp Hysteresis Lo Limit...... RW
Offset 1F – TSENS3 Temperature Reading .................... RW
Temperature sensor 3 is an internal bandgap-type sensor which
has 10-bit resolution. The high order 8 bits are stored here and
the low order 2 bits are stored in Rx49[7-6]. Only the high
order 8 bits are used for comparison with the limit values in
offsets 1D and 1E.
Offset 20 – TSENS1 Temperature Reading .................... RW
Temperature sensor 1 is an external sensor input on pin W13
which has 10-bit resolution. The high order 8 bits are stored
here and the low order 2 bits are stored in Rx4B[7-6]. Only
the high order 8 bits are used for comparison with the limit
values in offsets 39 and 3A.
Offset 21 – TSENS2 Temperature Reading .................... RW
Temperature sensor 2 is an external sensor input on pin Y13
which has 10-bit resolution. The high order 8 bits are stored
here and the low order 2 bits are stored in Rx49[5-4]. Only
the high order 8 bits are used for comparison with the limit
values in offsets 3D and 3E.
Offset 22 – VSENS1 (Pin U13) Voltage Reading (2.0V). RW
Offset 23 – VSENS2 (Pin V13) Voltage Reading (2.5V). RW
Offset 24 – Internal Core Voltage Reading (3.3V) ......... RW
Offset 25 – VSENS3 (Pin W14) Voltage Reading (5V) .. RW
Offset 26 – VSENS4 (Pin Y14) Voltage Reading (12V).. RW
Offset 27 – Reserved (-12V Sense Voltage Reading) ...... RW
Offset 28 – Reserved (-5V Sense Voltage Reading) ........ RW
Revision 1.71 June 9, 2000
Offset 29 – FAN1 (Pin T12) Count Reading ................... RW
Offset 2A – FAN2 (Pin U12) Count Reading .................. RW
The above two locations store the number of counts of the
internal clock per fan revolution.
Offset 2B – VSENS1 Voltage High Limit (CPU 2.0V) ... RW
Offset 2C – VSENS1 Voltage Low Limit (CPU 2.0V) ... RW
Offset 2D – VSENS2 Voltage High Limit (NB 2.5V) ..... RW
Offset 2E – VSENS2 Voltage Low Limit (NB 2.5V) ...... RW
Offset 2F – Internal Core Voltage High Limit (3.3V) .... RW
Offset 30 – Internal Core Voltage Low Limit (3.3V) ..... RW
Offset 31 – VSENS3 Voltage High Limit (5V) ................ RW
Offset 32 – VSENS3 Voltage Low Limit (5V) ................ RW
Offset 33 – VSENS4 Voltage High Limit (12V) .............. RW
Offset 34 – VSENS4 Voltage Low Limit (12V) .............. RW
Offset 35 – Reserved (-12V Sense High Limit) ............... RW
Offset 36 – Reserved (-12V Sense Low Limit) ................ RW
Offset 37 – Reserved (-5V Sense High Limit) ................. RW
Offset 38 – Reserved (-5V Sense Low Limit) .................. RW
Offset 39 – TSENS1 Hot Temperature High Limit ........ RW
Offset 3A – TSENS1Hot Temp Hysteresis Lo Limit ...... RW
Offset 3B – FAN1 Fan Count Limit ................................ RW
Offset 3C – FAN2 Fan Count Limit ................................ RW
The above two locations store the number of counts of the
internal clock per fan revolution for the low limit of the fan
speed.
Offset 3D – TSENS2 Hot Temperature High Limit ....... RW
Offset 3E – TSENS2 Hot Temp Hysteresis Lo Limit ..... RW
Offset 3F – Stepping ID Number ..................................... RW
Note:
For high limits, comparisons are “greater than”
comparisons. For low limits, comparisons are “less than or
equal” comparisons.
One consequence of the above is that if high limits are set to
all ones (FFh or 11111111b), interrupts are disabled for high
limits (i.e., interrupts will only be generated for cases when
voltages are equal to or below the low limits).
-102-
Hardware Monitor I/O Space Registers
VT82C686B