ATxmega128A3 Atmel Corporation, ATxmega128A3 Datasheet - Page 207

no-image

ATxmega128A3

Manufacturer Part Number
ATxmega128A3
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega128A3

Flash (kbytes)
128 Kbytes
Pin Count
64
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
50
Ext Interrupts
50
Usb Speed
No
Usb Interface
No
Spi
10
Twi (i2c)
2
Uart
7
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
12
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
8
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
7
Output Compare Channels
22
Input Capture Channels
22
Pwm Channels
22
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega128A3-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128A3-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128A3-MH
Manufacturer:
ZARLINK
Quantity:
101
Part Number:
ATxmega128A3U-AU
Manufacturer:
ATMEL
Quantity:
39
Part Number:
ATxmega128A3U-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128A3U-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128A3U-MH
Manufacturer:
ATMEL
Quantity:
1
Part Number:
ATxmega128A3U-MH
Manufacturer:
ATMEL
Quantity:
929
19.3.1
19.3.2
8077H–AVR–12/09
Electrical Characteristics
START and STOP Conditions
Figure 19-2. Basic TWI Transaction Diagram Topology
The master provides the clock signal for the transaction, but a device connected to the bus is
allowed to stretch the low level period of the clock to decrease the clock speed.
The TWI in XMEGA follows the electrical specifications and timing of I
specifications are not 100% compliant so to ensure correct behavior the inactive bus timeout
period should be set in TWI master mode.
Two unique bus conditions are used for marking the beginning (START) and end (STOP) of a
transaction. The master issues a START condition(S) by indicating a high to low transition on the
SDA line while the SCL line is kept high. The master completes the transaction by issuing a
STOP condition (P), indicated by a low to high transition on the SDA line while SCL line is kept
high.
Figure 19-3. START and STOP Conditions
Multiple START conditions can be issued during a single transaction. A START condition not
directly following a STOP condition, are named a Repeated START condition (Sr).
SDA
SCL
SDA
SCL
S
The slave provides data on the bus
The master provides data on the bus
The master or slave can provide data on the bus
S
Condition
START
ADDRESS
ADDRESS
S
6 ... 0
Address Packet
R/W
R/W
A
Direction
ACK
Transaction
Data Packet #0
DATA
DATA
7 ... 0
ACK
A
Data Packet #1
DATA
7 ... 0
DATA
2
C and SMBus. These
ACK/NACK
XMEGA A
Condition
A/A
STOP
P
P
P
207

Related parts for ATxmega128A3