AD5628 Analog Devices, AD5628 Datasheet - Page 7

no-image

AD5628

Manufacturer Part Number
AD5628
Description
Manufacturer
Analog Devices
Datasheet

Specifications of AD5628

Resolution (bits)
12bit
Dac Update Rate
95kSPS
Dac Settling Time
6µs
Max Pos Supply (v)
+5.5V
Single-supply
Yes
Dac Type
Voltage Out
Dac Input Format
Ser,SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5628-2ARUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5628ACPZ-1-RL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5628ARUZ-2
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5628BAUZ-2
Manufacturer:
AD
Quantity:
2 145
Part Number:
AD5628BRUZ-1
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5628BRUZ-2
Manufacturer:
ATMEL
Quantity:
6 219
Part Number:
AD5628BRUZ-2
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Data Sheet
TIMING CHARACTERISTICS
All input signals are specified with tr = tf = 1 ns/V (10% to 90% of V
V
Table 4.
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Maximum SCLK frequency is 50 MHz at V
DD
1
= 2.7 V to 5.5 V. All specifications T
1
2
ASYNCHRONOUS LDAC UPDATE MODE.
SYNCHRONOUS LDAC UPDATE MODE.
LDAC
LDAC
SYNC
SCLK
V
CLR
OUT
DIN
1
2
Limit at T
V
20
8
8
13
4
4
0
15
13
0
10
15
5
0
300
DD
= 2.7 V to 5.5 V
MIN
t
DD
8
, T
t
10
= 2.7 V to 5.5 V. Guaranteed by design and characterization; not production tested.
MAX
DB31
MIN
t
13
t
4
to T
t
5
t
15
t
MAX
6
, unless otherwise noted.
t
3
Figure 2. Serial Write Operation
Unit
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns typ
t
Rev. F | Page 7 of 32
1
t
2
DD
DB0
) and timed from a voltage level of (V
t
t
14
7
t
Conditions/Comments
SCLK cycle time
SCLK high time
SCLK low time
SYNC to SCLK falling edge set-up time
Data set-up time
Data hold time
SCLK falling edge to SYNC rising edge
Minimum SYNC high time
SYNC rising edge to SCLK fall ignore
SCLK falling edge to SYNC fall ignore
LDAC pulse width low
SCLK falling edge to LDAC rising edge
CLR pulse width low
SCLK falling edge to LDAC falling edge
CLR pulse activation time
9
t
11
t
12
AD5628/AD5648/AD5668
IL
+ V
IH
)/2. See Figure 2.

Related parts for AD5628