ADUC7060 Analog Devices, ADUC7060 Datasheet - Page 43

no-image

ADUC7060

Manufacturer Part Number
ADUC7060
Description
Low-Power, Precision Analog Microcontroller, Dual ?-? ADCs, Flash/EE, ARM7TDMI
Manufacturer
Analog Devices
Datasheet

Specifications of ADUC7060

Mcu Core
ARM7 TDMI
Mcu Speed (mips)
10
Sram (bytes)
4096Bytes
Gpio Pins
14
Adc # Channels
10
Other
14 Bit DAC,PWM

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADUC7060BSTZ32
Manufacturer:
CYPRESS
Quantity:
294
Part Number:
ADUC7060BSTZ32
Manufacturer:
ADI
Quantity:
315
Part Number:
ADUC7060BSTZ32
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADUC7060BSTZ32
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7060BSTZ32-RL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
ADC Interrupt Mask Register
Name:
Address:
Default value:
Access:
Function:
Table 41. ADCMSKI MMR Bit Designations
Bit
7
6
5
4
3
2
1
0
ADC Mode Register
Name:
Address:
Default value:
Access:
Function:
Table 42. ADCMDE MMR Bit Designations
Bit
7
6
5
Name
ADC0ATHEX_INTEN
ADC0THEX_INTEN
ADC0OVR_INTEN
ADC1RDY_INTEN
ADC0RDY_INTEN
Name
ADCCLKSEL
ADCLPMEN
ADCMSKI
0xFFFF0504
0x0000
Read and write
This register allows the ADC interrupt sources to be enabled individually. The bit positions in this register are the
same as the lower eight bits in the ADCSTA MMR. If a bit is set by user code to 1, the respective interrupt is enabled.
By default, all bits are 0, meaning all ADC interrupt sources are disabled.
ADCMDE
0xFFFF0508
0x03
Read and write
The ADC mode MMR is an 8-bit register that configures the mode of operation of the ADC subsystem.
Description
Not used. This bit is reserved for future functionality and should not be monitored by user code.
ADC0 accumulator comparator threshold exceeded interrupt enable bit.
When set to 1, this bit enables an interrupt when the ADC0ATHEX bit in the ADCSTA register is set.
When this bit is cleared, this interrupt source is disabled.
Not used. This bit is reserved for future functionality and should not be monitored by user code.
Primary channel ADC comparator threshold exceeded interrupt enable bit.
When set to 1, this bit enables an interrupt when the ADC0THEX bit in the ADCSTA register is set.
When this bit is cleared, this interrupt source is disabled.
When set to 1, this bit enables an interrupt when the ADC0OVR bit in the ADCSTA register is set.
When this bit is cleared, this interrupt source is disabled.
Not used. This bit is reserved for future functionality and should not be monitored by user code.
Auxiliary ADC result ready bit.
When set to 1, this bit enables an interrupt when the ADC1RDY bit in the ADCSTA register is set.
When this bit is cleared, this interrupt source is disabled.
Primary ADC result ready bit.
When set to 1, this bit enables an interrupt when the ADC0RDY bit in the ADCSTA register is set.
When this bit is cleared, this interrupt source is disabled.
Description
Set this bit to 1 to enable ADCCLK = 512 kHz. This bit should be set for normal ADC operation.
Clear this bit to enable ADCCLK = 131 kHz. This bit should be cleared for low power ADC operation.
Not used. This bit is reserved for future functionality and should not be monitored by user code.
Enable low power mode. This bit has no effect if ADCMDE[4:3] = 00 (ADC is in normal mode).
This bit must be set to 1 in low power mode.
Clearing this bit in low power mode results in erratic ADC results.
Rev. C | Page 43 of 108
ADuC7060/ADuC7061

Related parts for ADUC7060