M25PX32 Numonyx, B.V., M25PX32 Datasheet - Page 44

no-image

M25PX32

Manufacturer Part Number
M25PX32
Description
32-Mbit, dual I/O, 4-Kbyte subsector erase, serial Flash memory with 75 MHz SPI bus interface
Manufacturer
Numonyx, B.V.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PX32-CMF6E
Manufacturer:
ST
0
Part Number:
M25PX32-VA
Manufacturer:
ST
0
Part Number:
M25PX32-VMF6
Manufacturer:
ST
0
Part Number:
M25PX32-VMF6E
Manufacturer:
ST
0
Part Number:
M25PX32-VMF6E
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
M25PX32-VMF6EB
Manufacturer:
ST
0
Part Number:
M25PX32-VMP6FBA
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
M25PX32-VMW6E
Manufacturer:
Numonyx
Quantity:
7 500
Part Number:
M25PX32-VMW6E
Manufacturer:
HIMAX
Quantity:
7 468
Instructions
6.14
44/65
Write to Lock Register (WRLR)
The Write to Lock Register (WRLR) instruction allows bits to be changed in the Lock
Registers. Before it can be accepted, a Write Enable (WREN) instruction must previously
have been executed. After the Write Enable (WREN) instruction has been decoded, the
device sets the Write Enable Latch (WEL).
The Write to Lock Register (WRLR) instruction is entered by driving Chip Select (S) Low,
followed by the instruction code, three address bytes (pointing to any address in the targeted
sector and one data byte on Serial Data input (DQ0). The instruction sequence is shown in
Figure
latched in, otherwise the Write to Lock Register (WRLR) instruction is not executed.
Lock Register bits are volatile, and therefore do not require time to be written. When the
Write to Lock Register (WRLR) instruction has been successfully executed, the Write
Enable Latch (WEL) bit is reset after a delay time less than t
Any Write to Lock Register (WRLR) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 22. Write to Lock Register (WRLR) instruction sequence
Table 10.
1. Values of (b1, b0) after power-up are defined in
All sectors
S
C
DQ0
22. Chip Select (S) must be driven High after the eighth bit of the data byte has been
Sector
Lock Register in
0
1
2
Instruction
3
4
b7-b2
Bit
b1
b0
5
(1)
6
7
Sector Lock Down bit value (refer to
Sector Write Lock bit value (refer to
MSB
23
8
22 21
9 10
24-Bit Address
Section 7: Power-up and
3
28 29 30 31 32 33 34 35
2
1
0
MSB
7
Value
SHSL
‘0’
6
power-down.
Lock Register
5
minimum value.
Table
Table
4
In
3
36 37 38
9)
9)
2
1
0
39
M25PX32
AI13740

Related parts for M25PX32