HT36M4 Holtek Semiconductor Inc., HT36M4 Datasheet - Page 5

no-image

HT36M4

Manufacturer Part Number
HT36M4
Description
Ht36m4 -- Music Synthesizer 8-bit Mcu
Manufacturer
Holtek Semiconductor Inc.
Datasheet
Functional Description
Execution Flow
The system clock for the HT36M4 is derived from either
a crystal or an RC oscillator. The oscillator frequency di-
vided by 2 is the system clock for the MCU
(f
non-overlapping clocks. One instruction cycle consists
of four system clock cycles.
Instruction fetching and execution are pipelined in such
a way that a fetch takes one instruction cycle while de-
coding and execution takes the next instruction cycle.
However, the pipelining scheme causes each instruc-
tion to effectively execute in one cycle. If an instruction
changes the program counter, two cycles are required
to complete the instruction.
Program Counter - PC
The 13-bit program counter (PC) controls the sequence
in which the instructions stored in program ROM are ex-
ecuted and its contents specify a maximum of 8192 ad-
dresses for each bank.
Note:
Rev. 1.10
Initial Reset
Timer/Event Counter 0
Overflow
Timer/Event Counter 1
Overflow
Skip
Loading PCL
Jump, Call Branch
Return From Subroutine
OSC
=2 f
PF2~PF0: Bits of Bank Register
*12~*0: Bits of Program Counter
@7~@0: Bits of PCL
SYS
Mode
) and it is internally divided into four
*15~*13
PF2~
PF2~
S15~
PF0
PF0
S13
000
000
000
S12 S11 S10
#12 #11 #10
*12
*12
0
0
0
*11
*11
0
0
0
Program Counter
Execution Flow
*10
*10
0
0
0
S9
5
#9
*9
*9
0
0
0
After accessing a program memory word to fetch an in-
struction code, the contents of the program counter are
incremented by one. The program counter then points to
the memory word containing the next instruction code.
When executing a jump instruction, conditional skip ex-
ecution, loading PCL register, subroutine call, initial re-
set, internal interrupt, external interrupt or return from
subroutine, the PC manipulates the program transfer by
loading the address corresponding to each instruction.
The conditional skip is activated by instruction. Once the
condition is met, the next instruction, fetched during the
current instruction execution, is discarded and a dummy
cycle replaces it to retrieve the proper instruction. Other-
wise proceed with the next instruction.
The lower byte of the program counter (PCL) is a read-
able and writeable register (06H). Moving data into the
PCL performs a short jump. The destination will be
within 256 locations.
Once a control transfer takes place, an additional
dummy cycle is required.
#12~#0: Bits of Instruction Code
S15~S0: Bits of Stack Register
Program Counter+2
Program Counter
S8
#8
*8
*8
0
0
0
@7
S7
#7
*7
0
0
0
@6
S6
#6
*6
0
0
0
@5
#5
S5
*5
0
0
0
@4
S4
#4
*4
0
0
0
@3
S3
#3
*3
0
1
1
@2
S2
#2
*2
0
0
1
March 14, 2007
HT36M4
@1
S1
#1
*1
0
0
0
@0
#0
S0
*0
0
0
0

Related parts for HT36M4