MT93L16AQ Zarlink Semiconductor, MT93L16AQ Datasheet

no-image

MT93L16AQ

Manufacturer Part Number
MT93L16AQ
Description
Description = Low Voltage (3.3V) Acoustic Echo CANceller For Hands-free Applications ;; Package Type = Qsop ;; No. Of Pins = 36
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT93L16AQ
Manufacturer:
ZARLINK
Quantity:
1
Part Number:
MT93L16AQ
Manufacturer:
ZARLINK
Quantity:
20 000
Features
Sin
MD1
MD2
Rout
Contains two echo cancellers: 112ms acoustic
echo canceller + 16ms line echo canceller
Works with low cost voice codec. ITU-T G.711
or signed mag /A-Law, or linear 2’s comp
Each port may operate in different format
Advanced NLP design - full duplex speech with
no switched loss on audio paths
Fast re-convergence time: tracks changing
echo environment quickly
Adaptation algorithm converges even during
Double-Talk
Designed for exceptional performance in high
background noise environments
Provides protection against narrow-band signal
divergence
Howling prevention stops uncontrolled
oscillation in high loop gain conditions
Offset nulling of all PCM channels
Serial micro-controller interface
ST-BUS, GCI, or variable-rate SSI PCM
interfaces
User gain control provided for speaker path
(-24dB to +21dB in 3dB steps)
VDD
Linear
/A-Law/
L
/A-Law
inear/
VSS
NBSD
Offset
Null
RESET
Limiter
S
Adaptive
1
Filter
AGC
+
Figure 1 - Functional Block Diagram
FORMAT
+
-24 -> +21dB
R
-
3
User
Gain
S
2
ENA2
CONTROL
UNIT
Detector
Double
Talk
ADV
NLP
ADV
NLP
Low-Voltage Acoustic Echo Canceller
DS5068
Applications
ENA1
R
Limiter
2
AGC on speaker path
Handles up to 0 dB acoustic echo return loss
and 0dB line ERL
Transparent data transfer and mute options
20 MHz master clock operation
Low power mode during PCM Bypass
Bootloadable for future factory software
upgrades
2.7V to 3.6V supply voltage; 5V-tolerant inputs
Full duplex speaker-phone for digital telephone
Echo cancellation for video conferencing
Handsfree in automobile environment
Full duplex speaker-phone for PC
S
3
MT93L16AQ
-
Adaptive
+
LAW
Filter
R
+
1
Ordering Information
Program
Program
RAM
ROM
F0i
-40 C to + 85 C
NBSD
Preliminary Information
BCLK/C4i
CMOS
Offset
ISSUE 3
Null
Controller
Howling
Interface
Linear/
Micro
/A-Law
36 Pin QSOP
MCLK
Linear
/A-Law/
MT93L16
July 1999
DATA2
DATA1
Sout
SCLK
CS
Rin
1

Related parts for MT93L16AQ

MT93L16AQ Summary of contents

Page 1

... Rout /A-Law Limiter VSS VDD RESET Low-Voltage Acoustic Echo Canceller DS5068 MT93L16AQ • AGC on speaker path • Handles acoustic echo return loss and 0dB line ERL • Transparent data transfer and mute options • 20 MHz master clock operation • ...

Page 2

MT93L16 Pin Description Pin # Name 1 ENA1 SSI Enable Strobe / ST-BUS & GCI Mode for Rin/Sout (Input) . This pin has dual functions depending on whether SSI or ST-BUS/GCI is selected. For SSI, this strobe must be present ...

Page 3

Preliminary Information Pin Description (continued) Pin # Name 14 RESET Reset / Power-down (Input). An active low resets the device and puts the MT93L16 into a low-power stand-by mode. 15 Connect (Output). These pins should be left ...

Page 4

MT93L16 Functional Description The MT93L16 device contains two echo cancellers, as well as the many control functions necessary to operate the echo cancellers. One canceller is for acoustic speaker to microphone echo, and one for line echo cancellation. The MT93L16 ...

Page 5

Preliminary Information 4 Howling Detector (HWLD) (4. Patent Pending) The Howling detector is part of an Anti-Howling control, designed to prevent oscillation as a result of positive feedback in the audio paths. The HWLD can be disabled by setting the ...

Page 6

MT93L16 Power Down / Reset Holding the RESET pin at logic low will keep the MT93L16 device in a power-down state. In this state all internal clocks are halted, and the DATA1, Sout and Rout pins are tristated. The user ...

Page 7

Preliminary Information C4i start of frame (stbus & GCI) F0i (ST-BUS) 0 F0i (GCI) PORT1 Rin Sout PORT2 Sin Rout outputs = High impedance inputs = don’t care In ST-BUS/GCI Mode 2, echo canceller I/O channels are assigned to ST-BUS/GCI ...

Page 8

MT93L16 C4i start of frame (stbus & GCI) F0i (stbus) F0i (GCI) Rin PORT1 Sout Sin ...

Page 9

Preliminary Information BCLK PORT1 ENA1 Rin Sout PORT2 ENA2 Sin Rout outputs = High impedance inputs = don’t care Note that the two ports are independent so that, for example, PORT1 can operate with 8-bit enable strobes and PORT2 can ...

Page 10

MT93L16 Microport The serial microport provides access to all MT93L16 internal read and write registers, plus write-only access to the bootloadable program RAM (see next section for bootload description.) This microport is compatible with Intel MCS-51 (mode 0), Motorola SPI ...

Page 11

Preliminary Information FUNCTIONAL DESCRIPTION FOR USING THE BOOTABLE RAM BOOTLOAD MODE - Microport Access is to bootload RAM (BRAM) R/W W BRC Register (= Bits ...

Page 12

Preliminary Information MT93L16 12 ...

Page 13

MT93L16 COMMAND/ADDRESS DATA 1 R SCLK CS This delay is due to internal processor timing and is equal to Tsch time. The delay is transparent to MT93L16. The MT93L16: latches receive data on the ...

Page 14

Preliminary Information Absolute Maximum Ratings* Parameter 1 Supply Voltage 2 Input Voltage 3 Output Voltage Swing 4 Continuous Current on any digital pin 5 Storage Temperature 6 Package Power Dissipation * Exceeding these values may cause permanent damage. Functional operation ...

Page 15

MT93L16 AC Electrical Characteristics otherwise stated Characteristics 1 MCLK Frequency 2 BCLK/C4i Clock High 3 BCLK/C4i Clock Low 4 BCLK/C4i Period 5 SSI Enable Strobe to Data Delay (first bit) 6 SSI Data Output Delay (excluding first bit) 7 SSI ...

Page 16

Preliminary Information AC Electrical Characteristics Characteristics 1 Input Data Setup 2 Input Data Hold 3 Output Data Delay 4 Serial Clock Period 5 SCLK Pulse Width High 6 SCLK Pulse Width Low 7 CS Setup-Intel 8 CS Setup-Motorola 9 CS ...

Page 17

MT93L16 Bit 7 (O) Sout/Rout t DSD V H (I) C4i F0iS F0iH V H (I) F0i DSS start of frame V H (I) Rin/Sin (O) Sout/Rout t DSD V ...

Page 18

Preliminary Information (I,O) DATA1 t IDS V H (I) SCLK CSSI Notes: O. CMOS output I. CMOS input (5V tolerant) (see Table 8 for symbol definitions (I) DATA2 ...

Page 19

MT93L16 Register Summary Address: 00h R Power Up LIMIT MUTE_R Reset 00h MSB RESET When high, the power initialization routine is executed presetting all registers to default values. This bit automatically clears itself to’0’ when reset is complete. ...

Page 20

Preliminary Information Address: Acoustic Echo Canceller Status Register 22h Read 7 6 Power Up - ACMUND Reset 00h MSB NBS When high, the Narrowband signal has been detected in the Sin/Sout path and when low, the Narrowband signal has not ...

Page 21

MT93L16 Address: 16h Read 7 6 Power Up RIPD RIPD 7 Reset 00h MSB RIPD 0 RIPD 1 These peak detector registers allow the user to monitor the receive in signal (Rin) peak level at reference point R1 (see Figure ...

Page 22

Preliminary Information Address: Receive (Rout) Peak Detect Register 3Ah Read 7 6 Power Up ROPD ROPD 7 Reset 00h MSB ROPD 0 ROPD 1 These peak detector registers allow the user to monitor the receive out signal (Rout) peak level ...

Page 23

MT93L16 Address: Send ERROR Peak Detect Register 38h Read 7 6 Power Up SEPD SEPD 7 Reset 00h MSB SEPD 0 SEPD 1 These peak detector registers allow the user to monitor the error signal peak level in the send ...

Page 24

Preliminary Information Address: Acoustic Echo Canceller Adaptation Speed Register 3Ch R Power Up A_AS A_AS 7 Reset 00h MSB A_AS 0 This register allows the user to program control the adaptation speed of the Acoustic Echo Canceller. This ...

Page 25

MT93L16 Address: 24h R Power Reset 80h MSB - - - RESERVED - - - - L This bit is used in conjunction with Rout Limiter Register 2. (See description below.) 0 Address: 25h ...

Page 26

Preliminary Information Address: 03h Read 7 6 Power Up FRC FRC 2 Reset 00h MSB - - RESERVED - - FRC 0 FRC 1 Revision code of the firmware program currently being run (default=rom=00). FRC 2 Address: 3fh R / ...

Page 27

MT93L16 Pin # Notes: 1. Lead Coplanitary should 0.10mm (.004") max 2. Package surface finishing (2.1) Top Matte: (Charmilles #18-30) (2.2) All Sides: (Charmilles #18-30) (2.3) Bottom Matte: (Charmilles #18-30) 3. All ...

Page 28

Preliminary Information Notes: MT93L16 28 ...

Page 29

...

Page 30

... For more information about all Zarlink products Information relating to products and services furnished herein by Zarlink Semiconductor Inc. trading as Zarlink Semiconductor or its subsidiaries (collectively “Zarlink”) is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use ...

Related keywords