DS90C383 National Semiconductor, DS90C383 Datasheet - Page 12

no-image

DS90C383

Manufacturer Part Number
DS90C383
Description
+3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz/ +3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz
Manufacturer
National Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS90C383AMTD
Manufacturer:
NS
Quantity:
339
Part Number:
DS90C383AMTD
Manufacturer:
NS
Quantity:
1 000
Part Number:
DS90C383AMTD
Manufacturer:
NS/国半
Quantity:
20 000
Company:
Part Number:
DS90C383AMTD
Quantity:
14
Part Number:
DS90C383AMTDX
Manufacturer:
Panasonic
Quantity:
880
Part Number:
DS90C383AMTDX
Manufacturer:
NS
Quantity:
1 000
Part Number:
DS90C383AMTDX
Manufacturer:
NS
Quantity:
431
Part Number:
DS90C383AMTDX
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
DS90C383AMTDX/NOPB
Manufacturer:
CL
Quantity:
6 220
Part Number:
DS90C383AMTDX/NOPB
Manufacturer:
NS/TI
Quantity:
70
Part Number:
DS90C383BMT
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
DS90C383BMTX
Manufacturer:
NS
Quantity:
1 000
Part Number:
DS90C383BMTX
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
DS90C383BMTX/NOPB
Manufacturer:
NS/TI
Quantity:
180
www.national.com
TxIN
TxOUT+
TxOUT−
FPSHIFT IN
R_FB
RTxCLK OUT+
TxCLK OUT−
PWR DOWN
V
GND
PLL V
PLL GND
LVDS V
LVDS GND
AC Timing Diagrams
C — Setup and Hold Time (Internal data sampling window) defined by Rspos (receiver input strobe position) min and max
Tppos — Transmitter output pulse position (min and max)
RSKM = Cable Skew (type, length) + Source Clock Jitter (cycle to cycle) (Note 10) + ISI (Inter-symbol interference) (Note 11)
Cable Skew — typically 10 ps–40 ps per foot, media dependent
Note 10: Cycle-to-cycle jitter is less than 250 ps at 65 MHZ
Note 11: ISI is dependent on interconnect length; may be zero
DS90C383 Pin Description — FPD Link Transmitter
CC
Pin Name
CC
CC
I/O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
No.
28
4
4
1
1
1
1
1
3
4
1
2
1
3
TTL level input. This includes: 8 Red, 8 Green, 8 Blue, and 4 control lines — FPLINE,
FPFRAME and DRDY (also referred to as HSYNC, VSYNC, Data Enable).
Positive LVDS differentiaI data output.
Negative LVDS differential data output.
TTL Ievel clock input. The falling edge acts as data strobe. Pin name TxCLK IN.
Programmable strobe select.
Positive LVDS differential clock output.
Negative LVDS differential clock output.
TTL level input. When asserted (low input) TRI-STATES the outputs, ensuring low current at
power down.
Power supply pins for TTL inputs.
Ground pins for TTL inputs.
Power supply pin for PLL.
Ground pins for PLL.
Power supply pin for LVDS outputs.
Ground pins for LVDS outputs.
(Continued)
FIGURE 19. Receiver LVDS Input Skew Margin
12
Description
DS012887-21

Related parts for DS90C383