CY7C4225-15AC Cypress Semiconductor Corp, CY7C4225-15AC Datasheet

IC SYNC FIFO MEM 1KX18 64LQFP

CY7C4225-15AC

Manufacturer Part Number
CY7C4225-15AC
Description
IC SYNC FIFO MEM 1KX18 64LQFP
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Datasheets

Specifications of CY7C4225-15AC

Function
Synchronous
Memory Size
18K (1K x 18)
Data Rate
100MHz
Access Time
10ns
Voltage - Supply
3.3V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Configuration
Dual
Density
18Kb
Access Time (max)
10ns
Word Size
18b
Organization
1Kx18
Sync/async
Synchronous
Expandable
Yes
Bus Direction
Uni-Directional
Package Type
TQFP
Clock Freq (max)
66.7MHz
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Supply Current
45mA
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
64
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
428-1217

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C4225-15AC
Manufacturer:
CYPRESS
Quantity:
13 888
Part Number:
CY7C4225-15AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Cypress Semiconductor Corporation
Document #: 38-06029 Rev. *C
CY7C4425V /4205V/4215V CY7C4225V /4235V/4245V64/256/512/1K/2K/4K x18 Low-Voltage Synchronous FIFOs
Features
• 3.3V operation for low power consumption and easy
• High-speed, low-power, first-in first-out (FIFO)
• 64 x 18 (CY7C4425V)
• 256 x 18 (CY7C4205V)
• 512 x 18 (CY7C4215V)
• 1K x 18 (CY7C4225V)
• 2K x 18 (CY7C4235V)
• 4K x 18 (CY7C4245V)
• 0.65µ CMOS
• High-speed 67-MHz operation (15-ns read/write cycle
• Low power
• 5V tolerant inputs (V
• Fully asynchronous and simultaneous read and write
• Empty, Full, Half Full, and programmable Almost Empty
• TTL-compatible
• Retransmit function
• Output Enable (OE) pin
• Independent read and write enable pins
• Supports free-running 50% duty cycle clock inputs
• Width-Expansion Capability
• Depth-Expansion Capability
• 64-pin 14 × 14 TQFP and 64-pin 10 × 10 STQFP
• Pb-Free packages available
integration into low-voltage systems
memories
times)
— I
operation
and Almost Full status flags
CC
= 30 mA
64/256/512/1K/2K/4K x18 Low-Voltage Synchronous FIFOs
IH MAX
= 5V)
198 Champion Court
Functional Description
The CY7C42X5V are high-speed, low-power, first-in first-out
(FIFO) memories with clocked read and write interfaces. All
are 18 bits wide. The CY7C42X5V can be cascaded to
increase FIFO depth. Programmable features include Almost
Full/Almost Empty flags. These FIFOs provide solutions for a
wide variety of data buffering needs, including high-speed data
acquisition, multiprocessor interfaces, and communications
buffering.
These FIFOs have 18-bit input and output ports that are
controlled by separate clock and enable signals. The input port
is controlled by a Free-Running Clock (WCLK) and a Write
Enable pin (WEN).
When WEN is asserted, data is written into the FIFO on the
rising edge of the WCLK signal. While WEN is held active, data
is continually written into the FIFO on each cycle. The output
port is controlled in a similar manner by a Free-Running Read
Clock (RCLK) and a Read Enable pin (REN). In addition, the
CY7C42X5V have an Output Enable pin (OE). The read and
write clocks may be tied together for single-clock operation or
the two clocks may be run independently for asynchronous
read/write applications. Clock frequencies up to 66 MHz are
achievable.
Retransmit and Synchronous Almost Full/Almost Empty flag
features are available on these devices.
Depth expansion is possible using the Cascade Input (WXI,
RXI), Cascade Output (WXO, RXO), and First Load (FL) pins.
The WXO and RXO pins are connected to the WXI and RXI
pins of the next device, and the WXO and RXO pins of the last
device should be connected to the WXI and RXI pins of the
first device. The FL pin of the first device is tied to V
FL pin of all the remaining devices should be tied to V
The CY7C42X5V provides five status pins. These pins are
decoded to determine one of five states: Empty, Almost Empty,
Half Full, Almost Full, and Full (see Table 2). The Half Full flag
shares the WXO pin. This flag is valid in the stand-alone and
width-expansion configurations. In the depth expansion, this
pin provides the expansion out (WXO) information that is used
to signal the next FIFO when it will be activated.
The Empty and Full flags are synchronous, i.e., they change
state relative to either the Read Clock (RCLK) or the write
clock (WCLK). When entering or exiting the Empty states, the
flag is updated exclusively by the RCLK. The flag denoting Full
states is updated exclusively by WCLK. The synchronous flag
architecture guarantees that the flags will remain valid from
one clock cycle to the next. As mentioned previously, the
Almost Empty/Almost Full flags become synchronous if the
V
using an advanced 0.65µ P-Well CMOS technology. Input
ESD protection is greater than 2001V, and latch-up is
prevented by the use of guard rings.
CC
/SMODE is tied to V
San Jose
CY7C4225V/4205V/4215V
CY7C4425V/4235V/4245V
,
CA 95134-1709
SS
. All configurations are fabricated
Revised September 7, 2005
408-943-2600
SS
and the
CC
.
[+] Feedback

Related parts for CY7C4225-15AC

CY7C4225-15AC Summary of contents

Page 1

... CY7C4425V /4205V/4215V CY7C4225V /4235V/4245V64/256/512/1K/2K/4K x18 Low-Voltage Synchronous FIFOs 64/256/512/1K/2K/4K x18 Low-Voltage Synchronous FIFOs Features • 3.3V operation for low power consumption and easy integration into low-voltage systems • High-speed, low-power, first-in first-out (FIFO) memories • (CY7C4425V) • 256 x 18 (CY7C4205V) • 512 x 18 (CY7C4215V) • ...

Page 2

... WRITE RESET LOGIC THREE–STATE OUTPUT REGISTER LOGIC OE Q 0–17 STQFP/TQFP Top View CY7C4425V 6 CY7C4205V 7 CY7C4215V 8 CY7C4225V 9 10 CY7C4235V 11 CY7C4245V CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V FLAG PROGRAM REGISTER FF EF FLAG PAE LOGIC PAF SMODE READ POINTER READ CONTROL RCLK REN GND ...

Page 3

... FL is tied all devices. Not Cascaded – Tied function is also available in standalone mode by strobing RT. Cascaded – Connected to WXO of previous device. Not Cascaded – Tied to V Cascaded – Connected to RXO of previous device. Not Cascaded – Tied to V CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V CY7C42X5V-35 Unit 40 28.6 ...

Page 4

... Table 1. Write Offset Register LD WEN WCLK 0 0 0–17 outputs 0− outputs 0− CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V . CC . (Almost Empty SS during a program write will determine 0–11 is written into the Empty offset register on [1] Selection Writing to offset registers: Empty Offset Full Offset No Operation Write Into FIFO ...

Page 5

... Note Empty Offset (Default Values: CY7C4425V CY7C4205V n = 31, CY7C4215V n = 63, CY7C4225V/7C4235V/7C4245V n = 127 Full Offset (Default Values: CY7C4425V CY7C4205V n = 31, CY7C4215V n = 63, CY7C4225V/7C4235V/7C4245V n = 127). Document #: 38-06029 Rev. *C that the FIFO is either Almost Full or Almost Empty. See Table 2 for a description of programmable flags. ...

Page 6

... ORing together these respective flags for monitoring. The composite PAE and PAF flags are not precise. Document #: 38-06029 Rev. *C CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V ANDing the Empty (Full) flags of every FIFO. This technique will avoid ready data from the FIFO that is “staggered” by one clock cycle due to the variations in skew between RCLK and WCLK ...

Page 7

... DATAIN (D) FIRSTLOAD (FL) WRITECLOCK (WCLK) WRITE ENABLE (WEN) RESET(RS) LOAD (LD) FF PAF FIRSTLOAD (FL) Figure 2. Block Diagram of Low-Voltage Synchronous FIFO Memory with Programmable Flags used in Depth Expansion Configuration Document #: 38-06029 Rev. *C CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V WXO RXO 7C4425V 7C4205V 7C4215V 7C4225V 7C4235V V CC 7C4245V FF EF ...

Page 8

... WCLK and RCLK, which are switching at 20 MHz. 7. All inputs = Tested initially and after any design or process changes that may affect these parameters Document #: 38-06029 Rev. *C CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V DC Input Voltage .................................................... −0.5V to +5V Output Current into Outputs (LOW)............................. 20 mA Static Discharge Voltage ........................................... >2001V (per MIL-STD-883, Method 3015) ° ...

Page 9

... Document #: 38-06029 Rev. *C [9, 10] 3. 510Ω GND ≤ Vth = 2.0V 7C42X5V-15 Min. Max [12 [12] 3 [13] /SMODE tied /SMODE tied [13] /SMODE tied /SMODE tied OHZ . PAF(E) CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V ALL INPUT PULSES 90% 90% 10% 10% ≤ 7C42X5V-25 7C42X5V-35 Min. Max. Min. Max. Unit 66.7 40 28.6 MHz ...

Page 10

... RCLK and the rising edge of WCLK is less than t Document #: 38-06029 Rev. *C 7C42X5V-15 Min. Max. 6 CLK t CLKL ENH t ENS t WFF , then FF may not change state until the next WCLK edge. SKEW1 CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V 7C42X5V-25 7C42X5V-35 Min. Max. Min. Max. Unit ...

Page 11

... After reset, the outputs will be LOW and three-state Document #: 38-06029 Rev CLK t CLKL NO OPERATION t REF VALID DATA t OE [15] t SKEW2 RSR t RSF t RSF t RSF , then EF may not change state until the next RCLK edge. SKEW2 CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V REF t OHZ [17 Page [+] Feedback ...

Page 12

... REN OE Q – Notes: 18. When t > minimum specification, t (maximum SKEW2 FRL + t . The Latency Timing applies only at the Empty Boundary (EF = LOW). SKEW2 19. The first word is available the cycle after EF goes HIGH, always. Document #: 38-06029 Rev. *C CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V [18] t FRL t REF OLZ t OE ...

Page 13

... RCLK t ENH t ENS REN LOW –q DATA IN OUTPUT REGISTER 0 17 Half-Full Flag Timing- t CLKH WCLK WEN HALF FULL OR LESS HF RCLK REN Document #: 38-06029 Rev. *C CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V NO WRITE [14 SKEW1 DATA WRITE t WFF t ENS DATAREAD t CLKL t t ENS ENH t HF HALF FULL+1 OR MORE t ...

Page 14

... If a read is performed on this rising edge of the read clock, there will be Empty + (n−1) words in the FIFO when PAE goes LOW. Document #: 38-06029 Rev CLKL t t ENS ENH t PAE t ENS t CLKL t ENS ENH Note 21 t [22] PAEsynch t ENS CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V n+1 WORDS n WORDS IN FIFO IN FIFO t PAE WORDS Note 23 INFIFO t PAEsynch t t ENS ENH Page [+] Feedback ...

Page 15

... CY7C4425V, 256 – m words inCY7C4205V, 512 − m words in CY7C4215V. 1024 – m words in CY7C4225V, 2048 − m words in CY7C4235V, and 4096 – m words in CY7C4245V. 27. 64 − words in CY7C4425V, 256 − words in CY7C4205V, 512 − words in CY7C4215V, 1024 − CY7C4225V, 2048 − CY74235V, and 4096 − words in CY7C4245V. ...

Page 16

... CLKH RCLK t ENS LD t ENS REN Q – Write Expansion Out Timing t CLKH WCLK WXO t ENS WEN Note: 31. Write to Last Physical Location. Document #: 38-06029 Rev. *C CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V t CLKL t ENH t DH PAF OFFSET t CLKL t ENH t A UNKNOWN PAE OFFSET Note PAE OFFSET D –D ...

Page 17

... The flags may change state during Retransmit as a result of the offset of the read and write pointers, but flags will be valid at t 35. For the synchronous PAE and PAF flags (SMODE), an appropriate clock cycle is necessary after t Document #: 38-06029 Rev. *C Note XIS t PRT RTR CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V XIS t RTR . RTR to update these flags. Page [+] Feedback ...

Page 18

... Low-Voltage Synchronous FIFO Speed (ns) Ordering Code 15 CY7C4215V-15ASC CY7C4215V-15ASXC 25 CY7C4215V-25ASC 35 CY7C4215V-35ASC Low-Voltage Synchronous FIFO Speed (ns) Ordering Code 15 CY7C4225V-15ASC CY7C4225V-15ASXC CY7C4225V-15AC 25 CY7C4225V-25ASC 35 CY7C4225V-35ASC Low-Voltage Synchronous FIFO Speed (ns) Ordering Code 15 CY7C4235V-15ASC CY7C4235V-15ASXC 25 CY7C4235V-25ASC 35 CY7C4235V-35ASC Low-Voltage Synchronous FIFO Speed (ns) Ordering Code 15 CY7C4245V-15ASC CY7C4245V-15ASXC 25 CY7C4245V-25ASC CY7C4245V-25ASXC ...

Page 19

... The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. CY7C4225V/4205V/4215V CY7C4425V/4235V/4245V ...

Page 20

... Document History Page Document Title: CY7C4425V/4205V/4215V CY7C4225V/4235V/4245V 64/256/512/1K/2K/ Low-Voltage Synchro- nous FIFOs Document Number: 38-06029 REV. ECN NO. Issue Date ** 109961 12/17/01 *A 122281 12/26/02 *B 127856 08/22/03 *C 393636 See ECN Document #: 38-06029 Rev. *C Orig. of Change Description of Change SZV Change from Spec number: 38-00609 to 38-06029 ...

Related keywords