at24c128b ATMEL Corporation, at24c128b Datasheet - Page 8

no-image

at24c128b

Manufacturer Part Number
at24c128b
Description
Two-wire Serial Eeprom 128k 16,384 X 8
Manufacturer
ATMEL Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
at24c128b-PU
Manufacturer:
ATMEL
Quantity:
5 000
Part Number:
at24c128b-PU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
at24c128b-TH-B
Manufacturer:
Atmel
Quantity:
15
Part Number:
at24c128b-TH-B
Manufacturer:
ATMEL10
Quantity:
120
Part Number:
at24c128b-TH-B
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
at24c128b-TH-T
Manufacturer:
ATMEL
Quantity:
26 550
Part Number:
at24c128b-TH-T
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
at24c128bN-SH
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
at24c128bN-SH-B
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
at24c128bN-SH-T
Manufacturer:
ATMEL
Quantity:
8 000
Part Number:
at24c128bN-SH-T
Manufacturer:
ATMEL
Quantity:
1 000
Part Number:
at24c128bN-SH-T
Manufacturer:
ALTERA
0
7. Device Addressing
8
AT24C128B
Figure 6-6.
The 128K EEPROM requires an 8-bit device address word following a start condition to enable
the chip for a read or write operation (see
mandatory “1”, “0” sequence for the first four most significant bits as shown. This is common to
all two-wire EEPROM devices.
Figure 7-1.
The next three bits are the A2, A1, A0 device address bits to allow as many as eight devices on
the same bus. These bits must compare to their corresponding hardwired input pins. The A2,
A1, and A0 pins use an internal proprietary circuit that biases them to a logic low condition if the
pins are allowed to float.
The eighth bit of the device address is the read/write operation select bit. A read operation is ini-
tiated if this bit is high, and a write operation is initiated if this bit is low.
Upon a compare of the device address, the EEPROM will output a “0”. If a compare is not made,
the device will return to a standby state.
DATA SECURITY: The AT24C128B has a hardware data protection scheme that allows the user
to write protect the whole memory when the WP pin is at V
DATA OUT
MSB
DATA IN
Output Acknowledge
Device Address
1
SCL
0
START
1
1
0
Figure
A2
7-1). The device address word consists of a
CC
A1
.
8
ACKNOWLEDGE
A0
9
R/W
LSB
5296A–SEEPR–1/08

Related parts for at24c128b