wm8593seft-v Wolfson Microelectronics plc, wm8593seft-v Datasheet - Page 90

no-image

wm8593seft-v

Manufacturer Part Number
wm8593seft-v
Description
24-bit 192khz 2vrms Multi-channel Codec
Manufacturer
Wolfson Microelectronics plc
Datasheet
WM8593
R41 (29h) – Audio Interface MUX Configuration Register 5 (AIF_MUX5)
Figure 60 R41 – Audio Interface MUX Configuration Register 5
w
Default
Default
WORDCLK5_SEL[2:0]
Write
Write
Read
Read
Bit #
Bit #
MCLK5_SEL[2:0]
PORT5_FORCE
DIO5_SEL[2:0]
PORT5_UPD
Function
SEL[0]
DIO5_
N/A
15
0
7
0
0
Force Port 5 Clocks to Change
0 = Wait until clocks are safe before switching between clock sources
1 = Force clock sources to change immediately
See Table 41 for details of use.
MCLK5 Pin Function Select
000 = Output MCLK1
001 = Output MCLK2
010 = Output MCLK3
011 = Output MCLK4
100 = Input to WM8593
101 to 111 = Reserved
BCLK5 and LRCLK5 Pins Function Select
000 = Output BCLK1 and LRCLK1
001 = Output BCLK2 and LRCLK2
010 = Output BCLK3 and LRCLK3
011 = Output BCLK4 and LRCLK4
100 = Inputs to WM8593
101 = Output DAC1BCLK and DAC1LRCLK (when DAC1 is in master mode)
110 = Output DAC2BCLK and DAC2LRCLK (when DAC2 is in master mode)
111 = Output ADCBCLK and ADCBCLK (when ADC is master mode)
DIO5 Pin Function Select
000 = Output DIO1
001 = Output DIO2
010 = Output DIO3
011 = Output DIO4
100 = Input to WM8593
101 = Output GPIO1
110 = Output GPIO2
111 = Output ADC Data Output
Port 5 Update
0 = Latch corresponding Port 5 settings into Register Map but do not update
1 = Latch corresponding Port 5 settings into Register Map and update all simultaneously
N/A
14
0
0
6
1
WORDCLK5_SEL[2:0]
N/A
13
0
0
5
0
N/A
12
0
0
4
0
Description
N/A
11
0
3
0
1
N/A = Not Applicable (no function implemented)
MCLK5_SEL[2:0]
PORT5_UPD
10
0
2
0
PD Rev 4.0 April 2008
9
1
1
0
DIO5_SEL[2:1]
Production Data
PORT5_
FORCE
8
0
0
0
90

Related parts for wm8593seft-v