PALCE20V8 Advanced Micro Devices, PALCE20V8 Datasheet - Page 5

no-image

PALCE20V8

Manufacturer Part Number
PALCE20V8
Description
EE CMOS 24-Pin Universal Programmable Array Logic
Manufacturer
Advanced Micro Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PALCE20V8-10JC
Manufacturer:
CY
Quantity:
2 104
Part Number:
PALCE20V8-10PC
Manufacturer:
CY
Quantity:
351
Part Number:
PALCE20V8-15JC
Manufacturer:
CY
Quantity:
264
Part Number:
PALCE20V8-15JC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
PALCE20V8-15PC
Manufacturer:
CY
Quantity:
3 085
Part Number:
PALCE20V8-25JC
Manufacturer:
ST
Quantity:
620
Part Number:
PALCE20V8-25PC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
PALCE20V8H-10JC/4
Quantity:
74
Part Number:
PALCE20V8H-10PC/4
Manufacturer:
AMD
Quantity:
1 000
Company:
Part Number:
PALCE20V8H-10PC/4
Quantity:
35
Configuration Options
Each macrocell can be configured as one of the follow-
ing: registered output, combinatorial output, combinato-
rial I/O or dedicated input. In the registered output
configuration, the output buffer is enabled by the OE pin.
In the combinatorial configuration, the buffer is either
controlled by a product term or always enabled. In the
dedicated input configuration, the buffer is always dis-
abled. A macrocell configured as a dedicated input de-
rives the input signal from an adjacent I/O.
The macrocell configurations are controlled by the con-
figuration control word. It contains 2 global bits (SG0
and SG1) and 16 local bits (SL0
through SL1
be allowed. SG1 determines whether the PALCE20V8
will emulate a PAL20R8 family or a combinatorial de-
vice. Within each macrocell, SL0
SG1, selects the configuration of the macrocell and
SL1
The configuration bits work by acting as control inputs
for the multiplexers in the macrocell. There are four mul-
tiplexers: a product term input, an enable select, an out-
put select, and a feedback select multiplexer. SG1 and
SL0
MC
multiplexer.
These configurations are summarized in table 1 and il-
lustrated in figure 2.
If the PALCE20V8 is configured as a combinatorial de-
vice, the CLK and OE pins may be available as inputs to
the array. If the device is configured with registers, the
CLK and OE pins cannot be used as data inputs.
Registered Output Configuration
The control bit settings are SG0 = 0, SG1 = 1 and SL0
0. There is only one registered configuration. All eight
product terms are available as inputs to the OR gate.
Data polarity is determined by SL1
the exclusive-OR gate which is the D input to the flip-
flop. SL1
for non-inverted output. The flip-flop is loaded on the
LOW-to-HIGH transition of CLK. The feedback path is
from Q on the register. The output buffer is enabled by
OE.
Combinatorial Configurations
The PALCE20V8 has three combinatorial output con-
figurations: dedicated output in a non-registered device,
I/O in a non-registered device and I/O in a registered
device.
0
x
x
sets the output as either active low or active high.
are the control signals for all four multiplexers. In
and MC
x
is programmed as 1 for inverted output or 0
7
). SG0 determines whether registers will
7
, SG0 replaces SG1 on the feedback
0
through SL0
x
, in conjunction with
x
. SL1
x
is an input to
7
and SL1
PALCE20V8 Family
x
=
0
Dedicated Output in a Non-Registered
Device
The control settings are SG0 = 1, SG1 = 0, and SL0
All eight product terms are available to the OR gate. Al-
though the macrocell is a dedicated output, the feed-
back is used, with the exception of pins 18(21) and
19(23). Pins 18(21) and 19(23) do not use feedback in
this mode.
Dedicated Input in a Non-Registered
Device
The control bit settings are SG0 = 1, SG1 = 0 and SL0
1. The output buffer is disabled. The feedback signal is
an adjacent I/O pin.
Combinatorial I/O in a Non-Registered
Device
The control settings are SG0 = 1, SG1 = 1, and SL0
Only seven product terms are available to the OR gate.
The eighth product term is used to enable the output
buffer. The signal at the I/O pin is fed back to the AND
array via the feedback multiplexer. This allows the pin to
be used as an input.
Combinatorial I/O in a Registered Device
The control bit settings are SG0=0,SG1=1 and SL0
Only seven product terms are available to the OR gate.
The eighth product term is used as the output enable.
The feedback signal is the corresponding I/O signal.
Programmable Output Polarity
The polarity of each macrocell output can be active high
or active low, either to match output signal needs or to
reduce product terms. Programmable polarity allows
Boolean expressions to be written in their most compact
form (true or inverted), and the output can still be of the
desired polarity. It can also save “DeMorganizing”
efforts.
Selection is made through a programmable bit SL1
which controls an exclusive-OR gate at the output of the
AND/OR logic. The output is active high if SL1
and active low if SL1
SG0 SG1 SL0
0
0
1
1
1
1
1
0
0
1
Table 1. Macrocell Configurations
0
1
0
1
1
x
Device has no registers
Cell Configuration Devices Emulated
Registered
Output
Combinatorial I/O
Combinatorial
Output
Dedicated Input
Combinatorial I/O
Device has registers
x
is a 1.
PAL20R8, 20R6,
20R4
PAL20R6, 20R4
PAL20L2,
18L4,16L6,14L8
PAL20L2,18L4,
16L6
PAL20L8
AMD
x
2-159
is a 0
x
x
x
= 0.
= 1.
=1.
x
=
x

Related parts for PALCE20V8