MX29LV320ETTI-70G Macronix, MX29LV320ETTI-70G Datasheet - Page 17

no-image

MX29LV320ETTI-70G

Manufacturer Part Number
MX29LV320ETTI-70G
Description
MX29LV Series 3 V 32 Mb (4M x 8/2M x 16) 70 ns Parallel Flash - TSOP-48
Manufacturer
Macronix
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MX29LV320ETTI-70G
Manufacturer:
TYCO
Quantity:
3 000
Part Number:
MX29LV320ETTI-70G
Manufacturer:
MXIC
Quantity:
1 000
Part Number:
MX29LV320ETTI-70G
Manufacturer:
MXIC/旺宏
Quantity:
20 000
Part Number:
MX29LV320ETTI-70G
0
Company:
Part Number:
MX29LV320ETTI-70G
Quantity:
511
MX29LV320E T/B
FUNCTIONAL OPERATION DESCRIPTION
READ OPERATION
To perform a read operation, the system addresses the desired memory array or status register location by pro-
viding its address on the address pins and simultaneously enabling the chip by driving CE# & OE# LOW, and
WE# HIGH. After the Tce and Toa timing requirements have been met, the system can read the contents of the
addressed location by reading the Data (I/O) pins. If either the CE# or OE# is held HIGH, the outputs will remain
tri-stated and no data will appear on the output pins.
WRITE OPERATION
To perform a write operation, the system provides the desired address on the address pins, enables the chip by
asserting CE# LOW, and disables the Data (I/O) pins by holding OE# HIGH. The system then places data to be
written on the Data (I/O) pins and pulses WE# LOW. The device captures the address information on the falling
edge of WE# and the data on the rising edge of WE#. To see an example, please refer to the timing diagram in
Figure
1. The system is not allowed to write invalid commands (commands not defined in this datasheet) to the
device. Writing an invalid command may put the device in an undefined state.
DEVICE RESET
Driving the RESET# pin LOW for a period of Trp or more will return the device to Read mode. If the device is in
the middle of a program or erase operation, the reset operation will take at most a period of Tready1 before the
device returns to Read mode. Until the device does returns to Read mode, the RY/BY# pin will remain Low (Busy
Status).
When the RESET# pin is held at GND±0.3V, the device only consumes standby (Isbr) current. However, the de-
vice draws larger current if the RESET# pin is held at a voltage greater than GND+0.3V and less than or equal to
Vil.
It is recommended to tie the system reset signal to the RESET# pin of the flash memory. This allows the device
to be reset with the system and puts it in a state where the system can immediately begin reading boot code
from it.
STANDBY MODE
The device enters Standby mode whenever the RESET# and CE# pins are both held High. While in this mode,
WE# and OE# will be ignored, all Data Output pins will be in a high impedance state, and the device will draw
minimal (Isb) current.
OUTPUT DISABLE
While in active mode (RESET# HIGH and CE# LOW), the OE# pin controls the state of the output pins. If OE# is
held HIGH, all Data (I/O) pins will remain tri-stated. If held LOW, the Byte or Word Data (I/O) pins will drive data.
P/N:PM1575
REV. 1.2, MAY 23, 2011
17

Related parts for MX29LV320ETTI-70G