MAX1204AEPP Maxim Integrated, MAX1204AEPP Datasheet - Page 7

no-image

MAX1204AEPP

Manufacturer Part Number
MAX1204AEPP
Description
Analog to Digital Converters - ADC Integrated Circuits (ICs)
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX1204AEPP

Number Of Channels
8/4
Architecture
SAR
Conversion Rate
133 KSPs
Resolution
10 bit
Input Type
Single-Ended/Differential
Snr
66 dB
Interface Type
4-Wire (SPI, Microwire, TMS320)
Operating Supply Voltage
4.75 V to 5.25 V
Maximum Operating Temperature
+ 85 C
Package / Case
PDIP N
Maximum Power Dissipation
640 mW
Minimum Operating Temperature
- 40 C
Number Of Converters
1
Factory Pack Quantity
18
Voltage Reference
4.096 V
(V
4.7µF capacitor at REF; T
__________________________________________Typical Operating Characteristics
______________________________________________________________Pin Description
Maxim Integrated
DD
PIN
1–8
10
11
12
13
14
15
16
17
18
19
20
9
2.0
1.8
1.6
1.4
1.2
1.0
= 5V ±5%; V
4.5
4.7
CH0–CH7
REFADJ
vs. SUPPLY VOLTAGE
SSTRB
NAME
SHDN
DOUT
SCLK
GND
SUPPLY CURRENT
REF
V
DIN
V
SUPPLY VOLTAGE (V)
CS
V
L
DD
SS
L
= 2.7V to 3.6V; f
4.9
A
5.1
= +25°C; unless otherwise noted.)
Sampling Analog Inputs
Negative Supply Voltage. Tie V
Three-Level Shutdown Input. Pulling SHDN low shuts the MAX1204 down to 10µA (max) supply
current; otherwise, the MAX1204 is fully operational. Pulling SHDN to V
amplifier in internal compensation mode. Letting SHDN float puts the reference-buffer amplifier in
external compensation mode.
Reference Buffer Output/ADC Reference Input. In internal reference mode, the reference buffer
provides a 4.096V nominal output, externally adjustable at REFADJ. In external reference mode,
disable the internal buffer by pulling REFADJ to V
Input to the Reference-Buffer Amplifier. Tie REFADJ to V
Ground; IN- Input for Single-Ended Conversions
Supply Voltage for Digital Output Pins. Voltage applied to V
the Digital Outputs (DOUT, SSTRB).
Serial-Data Output. Data is clocked out at SCLK’s falling edge. High impedance when CS is high.
Serial-Strobe Output. In internal clock mode, SSTRB goes low when the MAX1204 begins the analog-
to-digital conversion and goes high when the conversion is finished. In external clock mode, SSTRB
pulses high for one clock period before the MSB decision. High impedance when CS is high (external
clock mode).
Serial-Data Input. Data is clocked in at SCLK’s rising edge.
Active-Low Chip Select. Data is not clocked into DIN unless CS is low. When CS is high, DOUT is
high impedance.
Serial-Clock Input. SCLK clocks data in and out of serial interface. In external clock mode, SCLK also
sets the conversion speed. (Duty cycle must be 40% to 60% in external clock mode.)
Positive Supply Voltage, +5V ±5%
5.3
SCLK
5.5
= 2.0MHz, external clock (50% duty cycle); 15 clocks/conversion cycle (133ksps);
5V, 8-Channel, Serial, 10-Bit ADC
2.0
1.8
1.6
1.4
1.2
1.0
-60
-20
vs. TEMPERATURE
SUPPLY CURRENT
SS
TEMPERATURE (°C)
to -5V ±5% or GND.
with 3V Digital Interface
20
60
FUNCTION
100
DD.
140
DD
L
to disable the reference-buffer amplifier.
determines the positive output swing of
6
5
4
3
2
1
0
-60
REFADJ = GND
DD
SHUTDOWN SUPPLY CURRENT
-20
puts the reference-buffer
MAX1204
vs. TEMPERATURE
TEMPERATURE (°C)
20
60
100
140
7

Related parts for MAX1204AEPP