71321LA45J IDT, 71321LA45J Datasheet - Page 12

no-image

71321LA45J

Manufacturer Part Number
71321LA45J
Description
SRAM
Manufacturer
IDT
Series
IDT71321LAr
Type
Asyncronous Static RAMr
Datasheet

Specifications of 71321LA45J

Memory Size
16 kbit
Organization
2 K x 8
Access Time
45 ns
Supply Voltage - Max
5.5 V
Supply Voltage - Min
4.5 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Package / Case
PLCC-52
Memory Type
CMOS
Part # Aliases
IDT71321LA45J

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71321LA45J
Manufacturer:
IDT
Quantity:
48
DATA
Timing Waveform of Write with Port-to-Port Read and BUSY
NOTES:
1. To ensure that the earlier of the two ports wins. t
2. CE
3. OE = V
4. All timing is the same for the left and right ports. Port "A" may be either the left or right port. Port "B" is opposite from port "A".
Timing Waveform of Write with BUSY
NOTES:
1. t
2. BUSY is asserted on port "B" blocking R/W
3. t
4. All timing is the same for the left and right ports. Port "A" may be either the left or right port. Port "B" is opposite from port "A".
IDT71321SA/LA and IDT71421SA/LA
High Speed 2K x 8 Dual-Port Static RAM with Interrupts
DATA
ADDR
BUSY
WH
WB
ADDR
L
OUT"B"
must be met for both BUSY input (IDT71421, slave) or output (IDT71321, Master).
R/W
is only for the slave version (IDT71421).
= CE
IN "A"
IL
"B"
"B"
"A"
for the reading port.
"A"
R
= V
IL
BUSY
R/W
R/W
"B"
"B"
"A"
t
APS
(1)
"B"
, until BUSY
APS
is ignored for Slave (IDT71421).
"B"
t
WB
goes HIGH.
t
BAA
(3)
MATCH
t
WC
t
6.42
(2)
WP
12
(4)
t
WP
MATCH
t
VALID
Industrial and Commercial Temperature Ranges
DW
t
t
WDD
WH
t
BDA
(1)
t
DDD
2691 drw 11
t
DH
t
BDD
(2,3,4)
,
VALID
2691 drw 10

Related parts for 71321LA45J