6116LA150DB IDT, 6116LA150DB Datasheet - Page 9

no-image

6116LA150DB

Manufacturer Part Number
6116LA150DB
Description
SRAM 16K Asynch. 2Kx8 HS, L-Pwr, SRAM
Manufacturer
IDT
Datasheet

Specifications of 6116LA150DB

Part # Aliases
IDT6116LA150DB
Timing Waveform of Write Cycle No. 1 (WE Controlled Timing)
Timing Waveform of Write Cycle No. 2 (CS Controlled Timing)
NOTES:
1. WE or CS must be HIGH during all address transitions.
2. A write occurs during the overlap of a LOW CS and a LOW WE.
3. t
4. During this period, the I/O pins are in the output state and the input signals must not be applied.
5. If the CS LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in the high-impedance state.
6. Transition is measured ±500mV from steady state.
7. OE is continuously HIGH. If OE is LOW during a WE controlled write cycle, the write pulse width must be the larger of t
ADDRESS
ADDRESS
DATA
IDT6116SA/LA
CMOS Static RAM 2K (16K x 8-Bit)
DATA
to turn off and data to be placed on the bus for the required t
is the specified t
DATA
WR
is measured from the earlier of CS or WE going HIGH to the end of the write cycle.
OUT
WE
WE
CS
CS
IN
IN
WP
. For a CS controlled write cycle, OE may be LOW with no degradation to t
PREVIOUS DATA VALID
t
AS
t
AS
DW
t
WHZ
(4)
. If OE is HIGH during a WE controlled write cycle, this requirement does not apply and the write pulse
(6)
t
AW
t
t
WC
AW
t
6.42
WP (7)
t
WC
t
9
CW
t
t
Military, Commercial, and Industrial Temperature Ranges
DW
DW
DATA VALID
CW
.
DATA VALID
t
WR
t
(3)
DH
t
OW
t
WR
(6)
(3)
WP
or (t
t
WHZ
DH
+ t
DW
DATA
VALID
(1,2,3,5,7)
t
) to allow the I/O drivers
(1,2,5,7)
CHZ
(6)
(4)
3089 drw 09
3089 drw 10
,
,

Related parts for 6116LA150DB