M25P05-AVMN6P NUMONYX, M25P05-AVMN6P Datasheet - Page 30

no-image

M25P05-AVMN6P

Manufacturer Part Number
M25P05-AVMN6P
Description
IC FLASH 512KBIT 50MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25P05-AVMN6P

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
512K (64K x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Clock Frequency
50MHz
Supply Voltage Range
2.3V To 3.6V
Memory Case Style
SOIC
No. Of Pins
8
Base Number
25
Frequency
50MHz
Ic Generic Number
25P05
Memory Configuration
64K X 8
Interface Type
Serial, SPI
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P05-AVMN6P
Manufacturer:
MOTOROLA
Quantity:
16
Part Number:
M25P05-AVMN6P
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M25P05-AVMN6P
Quantity:
1 800
Instructions
6.9
30/52
Sector erase (SE)
The sector erase (SE) instruction sets to ‘1’ (FFh) all bits inside the chosen sector. Before it
can be accepted, a write enable (WREN) instruction must previously have been executed.
After the write enable (WREN) instruction has been decoded, the device sets the write
enable latch (WEL).
The sector erase (SE) instruction is entered by driving Chip Select (S) Low, followed by the
instruction code, and three address bytes on Serial Data input (D). Any address inside the
sector (see
must be driven Low for the entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the last address byte has been
latched in, otherwise the sector erase (SE) instruction is not executed. As soon as Chip
Select (S) is driven High, the self-timed sector erase cycle (whose duration is t
initiated. While the sector erase cycle is in progress, the status register may be read to
check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during
the self-timed sector erase cycle, and is 0 when it is completed. At some unspecified time
before the cycle is completed, the write enable latch (WEL) bit is reset.
A sector erase (SE) instruction applied to a page which is protected by the block protect
(BP1, BP0) bits (see
Figure 15. Sector erase (SE) instruction sequence
1. Address bits A23 to A16 must be set to 00h.
S
C
D
Table
3) is a valid address for the sector erase (SE) instruction. Chip Select (S)
Table 3
0
1
and
2
Instruction
3
Table
4
Figure 15.
5
2) is not executed.
6
7
MSB
23 22
8
9
24-bit address
2
29 30 31
1
0
AI03751D
SE
) is
M25P05-A

Related parts for M25P05-AVMN6P