XCF32PFSG48C Xilinx Inc, XCF32PFSG48C Datasheet - Page 10

IC PROM SRL 1.8V 32M 48CSBGA

XCF32PFSG48C

Manufacturer Part Number
XCF32PFSG48C
Description
IC PROM SRL 1.8V 32M 48CSBGA
Manufacturer
Xilinx Inc
Datasheet

Specifications of XCF32PFSG48C

Memory Size
32Mb
Programmable Type
In System Programmable
Voltage - Supply
1.65 V ~ 2 V
Operating Temperature
-40°C ~ 85°C
Package / Case
48-BFBGA, CSPBGA
Memory Type
Flash
Supply Voltage Range
1.65V To 2V
Memory Case Style
TFBGA
No. Of Pins
48
Operating Temperature Range
-40°C To +85°C
Termination Type
SMD
Filter Terminals
SMD
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1457

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCF32PFSG48C
Manufacturer:
XILINX
Quantity:
4
Part Number:
XCF32PFSG48C
Manufacturer:
XILINX
Quantity:
648
Part Number:
XCF32PFSG48C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XCF32PFSG48C
Manufacturer:
XILINX
0
Part Number:
XCF32PFSG48C
Manufacturer:
ST
0
Part Number:
XCF32PFSG48C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XCF32PFSG48C
0
Company:
Part Number:
XCF32PFSG48C
Quantity:
4 200
X-Ref Target - Figure 5
Initiating FPGA Configuration
The options for initiating FPGA configuration via the
Platform Flash PROM include:
Following the FPGA’s power-on sequence or the assertion
of the PROGRAM_B pin, the FPGA’s configuration memory
is cleared, the configuration mode is selected, and the
FPGA is ready to accept a new configuration bitstream. The
FPGA’s PROGRAM_B pin can be controlled by an external
source, or alternatively, the Platform Flash PROMs
incorporate a CF pin that can be tied to the FPGA’s
PROGRAM_B pin. Executing the CONFIG instruction
through JTAG pulses the CF output Low once for
300-500 ns, resetting the FPGA and initiating configuration.
The iMPACT software can issue the JTAG CONFIG
command to initiate FPGA configuration by setting the
“Load FPGA” option.
DS123 (v2.18) May 19, 2010
Product Specification
Automatic configuration on power up
Applying an external pulse to the FPGA PROGRAM_B
pin
Applying the JTAG CONFIG instruction to the PROM
R
4 Design Revisions
4 Design Revisions
(16 Mbits)
(16 Mbits)
(16 Mbits)
(16 Mbits)
(8 Mbits)
(8 Mbits)
(8 Mbits)
(8 Mbits)
PROM 0
PROM 0
PROM 1
REV 0
REV 1
REV 2
REV 3
REV 0
REV 1
REV 2
REV 3
(b) Design Revision storage examples spanning two XCF32P PROMs
(a) Design Revision storage examples for a single XCF32P PROM
Figure 5: Design Revision Storage Examples
3 Design Revisions
3 Design Revisions
(16 Mbits)
(16 Mbits)
(16 Mbits)
(32 Mbits)
(8 Mbits)
(8 Mbits)
PROM 0
PROM 0
PROM 1
REV 0
REV 1
REV 2
REV 0
REV 1
REV 2
www.xilinx.com
Platform Flash In-System Programmable Configuration PROMs
(16 Mbits)
(16 Mbits)
(32 Mbits)
(32 Mbits)
PROM 0
PROM 0
PROM 1
REV 0
REV 1
REV 0
REV 1
2 Design Revisions
2 Design Revisions
When using the XCFxxP Platform Flash PROM with design
revisioning enabled, the CF pin should always be connected
to the PROGRAM_B pin on the FPGA to ensure that the
current design revision selection is sampled when the
FPGA is reset. The XCFxxP PROM samples the current
design revision selection from the external REV_SEL pins
or the internal programmable Revision Select bits on the
rising edge of CF. When the JTAG CONFIG command is
executed, the XCFxxP samples the new design revision
selection before initiating the FPGA configuration
sequence. When using the XCFxxP Platform Flash PROM
without design revisioning, if the CF pin is not connected to
the FPGA PROGRAM_B pin, then the XCFxxP CF pin must
be tied High.
(24 Mbits)
(16 Mbits)
(16 Mbits)
(32 Mbits)
PROM 0
(8 Mbits)
PROM 0
PROM 1
REV 0
REV 1
REV 0
REV 1
REV 1
1 Design Revision
1 Design Revision
ds123_20_102103
(32 Mbits)
(32 Mbits)
(32 Mbits)
PROM 0
PROM 0
PROM 1
REV 0
REV 0
REV 0
10

Related parts for XCF32PFSG48C