MC9S08LC36LH Freescale Semiconductor, MC9S08LC36LH Datasheet - Page 136

IC MCU 36K FLASH 2K RAM 64-LQFP

MC9S08LC36LH

Manufacturer Part Number
MC9S08LC36LH
Description
IC MCU 36K FLASH 2K RAM 64-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheets

Specifications of MC9S08LC36LH

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SCI, SPI
Peripherals
LCD, LVD, POR, PWM, WDT
Number Of I /o
18
Program Memory Size
36KB (36K x 8)
Program Memory Type
FLASH
Ram Size
2.5K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 2x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
64-LQFP
Processor Series
S08LC
Core
HCS08
Data Bus Width
8 bit
Data Ram Size
2.5 KB
Interface Type
I2C/SCI/SPI1/SPI2
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
18
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWS08
Minimum Operating Temperature
- 40 C
On-chip Adc
2-ch x 12-bit
For Use With
DEMO9S08LC60 - BOARD DEMO FOR 9S08LC60
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08LC36LH
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 9 Liquid Crystal Display Driver (S08LCDV1)
9.3.8
Read: anytime. The LCDCLR bit always reads zero.
Write: anytime.
136
BRATE[2:0]
BLKMODE
LCDDRMS
Reset
BLINK
LCDIF
Field
Field
2:0
7
3
7
3
W
R
LCDIF
LCD Command and Status Register (LCDCMD)
Blink Command — Starts or stops LCD module blinking.The blink command takes effect at the beginning of the
next LCD frame cycle.
0 Disables blinking.
1 Starts blinking at blinking frequency specified by
Blink Mode Select — Configures whether to blink either individual LCD segments or the entire LCD panel
depending on the state of the BLKMODE bit.BLINK must be enabled; if BLINK = 0, this bit has no effect.
0 Blink only individual LCD segments as specified by the LCDRAM register banks.
1 Blink all LCD segments regardless of contents of the LCDRAM register banks.
Blink Rate Configuration— Selects the frequency at which the LCD display blinks when the BLINK is asserted.
Equation 9-4
Equation 9-4
LCD module blink rate calculations are provided in 9.4.3.2/p.150.
LCD Interrupt Flag — LCDIF indicates that an interrupt condition has occurred. To clear the interrupt, read
LCDCMD register and then write a 1 to LCDIF.
0 interrupt condition has not occurred.
1 interrupt condition has occurred.
LCD Module Data Register Mode Select — The LCDRAM registers provide access to two different register
groups. Access to each register group is controlled by the state of the LCDDRMS bit.
0 Selects the LCDRAM registers to access registers that control the on/off state for LCD segments.
1 Selects the LCDRAM registers to access registers that control the blink enable/disable state for LCD
0
7
segments.
Unimplemented or Reserved
LCD module blink rate
shows how BRATE[2:0] bit field is used in the
provides an expression for the LCD waveform base clock
0
0
6
MC9S08LC60 Series Data Sheet: Technical Data, Rev. 4
Figure 9-9. LCD Command Register (LCDCMD)
Table 9-11. LCDBCTL Field Descriptions
Table 9-12. LCDCMD Field Descriptions
0
0
5
=
LCD waveform base clock
2
0
0
4
(5+ BRATE[2:0])
Description
Description
LCD
LCDDRMS
blink rate calculation (see
LCD
3
0
blink rate calculation.
0
0
2
Equation
LCDCLR
Freescale Semiconductor
0
0
1
9-4).
Eqn. 9-4
BLANK
0
0

Related parts for MC9S08LC36LH