DF2110BVTE10 Renesas Electronics America, DF2110BVTE10 Datasheet - Page 33

MCU 3V 64K 100-TQFP

DF2110BVTE10

Manufacturer Part Number
DF2110BVTE10
Description
MCU 3V 64K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2100r
Datasheet

Specifications of DF2110BVTE10

Core Processor
H8S/2000
Core Size
16-Bit
Speed
10MHz
Connectivity
Host Interface (LPC), I²C, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
82
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Other names
HD64F2110BVTE10
HD64F2110BVTE10

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2110BVTE10V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Figure 13.12 Example of Stop Condition Issuance Operation Timing in Master
Figure 13.13 Sample Flowchart for Operations in Master Receive Mode
Figure 13.14 Sample Flowchart for Operations in Master Receive Mode
Figure 13.15 Example of Master Receive Mode Operation Timing
Figure 13.16 Example of Stop Condition Issuance Timing in Master Receive Mode
Figure 13.17 Sample Flowchart for Operations in Slave Receive Mode (HNDS = 1).............. 312
Figure 13.18 Example of Slave Receive Mode Operation Timing (1) (MLS = 0, HNDS = 1). 314
Figure 13.19 Example of Slave Receive Mode Operation Timing (2) (MLS = 0, HNDS = 1). 315
Figure 13.20 Sample Flowchart for Operations in Slave Receive Mode (HNDS = 0).............. 316
Figure 13.21 Example of Slave Receive Mode Operation Timing (1)
Figure 13.22 Example of Slave Receive Mode Operation Timing (2)
Figure 13.23 Sample Flowchart for Slave Transmit Mode ....................................................... 319
Figure 13.24 Example of Slave Transmit Mode Operation Timing (MLS = 0) ........................ 321
Figure 13.25 IRIC Setting Timing and SCL Control (1)........................................................... 322
Figure 13.26 IRIC Setting Timing and SCL Control (2)........................................................... 323
Figure 13.27 IRIC Setting Timing and SCL Control (3)........................................................... 324
Figure 13.28 Block Diagram of Noise Canceler ....................................................................... 325
Figure 13.29 Notes on Reading Master Receive Data............................................................... 331
Figure 13.30 Flowchart for Start Condition Issuance Instruction for Retransmission
Figure 13.31 Stop Condition Issuance Timing.......................................................................... 333
Figure 13.32 IRIC Flag Clear Timing on WAIT Operation...................................................... 334
Figure 13.33 IRIC Flag Clearing Timing When WAIT = 1 ...................................................... 334
Figure 13.34 ICDR Read and ICCR Access Timing in Slave Transmit Mode ......................... 335
Figure 13.35 TRS Bit Set Timing in Slave Mode ..................................................................... 336
Figure 13.36 Diagram of Erroneous Operation when Arbitration is Lost ................................. 337
Section 14 Keyboard Buffer Controller
Figure 14.1
Figure 14.2
Figure 14.3
Figure 14.4
Figure 14.5 (1) Sample Transmit Processing Flowchart.............................................................. 347
Receive Mode (MLS = WAIT = 0, HNDS = 1)................................................... 306
(Receiving Multiple Bytes) (WAIT = 1).............................................................. 307
(Receiving a Single Byte) (WAIT = 1) ................................................................ 308
(MLS = ACKB = 0, WAIT = 1) .......................................................................... 310
(MLS = ACKB = 0, WAIT = 1) .......................................................................... 311
(MLS = ACKB = 0, HNDS = 0) .......................................................................... 318
(MLS = ACKB = 0, HNDS = 0) .......................................................................... 318
and Timing........................................................................................................... 332
Block Diagram of Keyboard Buffer Controller ................................................... 339
Keyboard Buffer Controller Connection.............................................................. 340
Sample Receive Processing Flowchart ................................................................ 345
Receive Timing.................................................................................................... 346
Rev. 2.00 Mar 21, 2006 page xxxi of xxxviii

Related parts for DF2110BVTE10