PIC16LF74T-I/ML Microchip Technology, PIC16LF74T-I/ML Datasheet - Page 83

IC MCU FLASH 4KX14 A/D 44QFN

PIC16LF74T-I/ML

Manufacturer Part Number
PIC16LF74T-I/ML
Description
IC MCU FLASH 4KX14 A/D 44QFN
Manufacturer
Microchip Technology
Series
PIC® 16Fr
Datasheets

Specifications of PIC16LF74T-I/ML

Core Processor
PIC
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
33
Program Memory Size
7KB (4K x 14)
Program Memory Type
FLASH
Ram Size
192 x 8
Voltage - Supply (vcc/vdd)
2 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
44-QFN
Processor Series
PIC16LF
Core
PIC
Data Bus Width
8 bit
Data Ram Size
192 B
Interface Type
I2C, SPI, USART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
33
Number Of Timers
3 bit
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
ICE2000, DM163022
Minimum Operating Temperature
- 40 C
On-chip Adc
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
TABLE 10-9:
10.4.2
The operation of the Synchronous Master and Slave
modes is identical, except in the case of the SLEEP
mode. Bit SREN is a “don't care” in Slave mode.
If receive is enabled by setting bit CREN prior to the
SLEEP instruction, then a word may be received during
SLEEP. On completely receiving the word, the RSR
register will transfer the data to the RCREG register
and if enable bit RCIE bit is set, the interrupt generated
will wake the chip from SLEEP. If the global interrupt is
enabled, the program will branch to the interrupt vector
(0004h).
TABLE 10-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION
 2002 Microchip Technology Inc.
0Bh, 8Bh,
10Bh,18Bh
0Ch
18h
19h
8Ch
98h
99h
Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous slave transmission.
Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76 devices; always maintain these bits clear.
0Bh, 8Bh,
10Bh,18Bh
0Ch
18h
1Ah
8Ch
98h
99h
Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous slave reception.
Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76 devices, always maintain these bits clear.
Address
Address
USART SYNCHRONOUS SLAVE
RECEPTION
INTCON
PIR1
RCSTA
TXREG
PIE1
TXSTA
SPBRG
INTCON
PIR1
RCSTA
RCREG
PIE1
TXSTA
SPBRG
Name
Name
REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION
USART Receive Register
Baud Rate Generator Register
USART Transmit Register
Baud Rate Generator Register
PSPIE
PSPIF
PSPIE
PSPIF
CSRC
SPEN
CSRC
SPEN
Bit 7
Bit 7
GIE
GIE
(1)
(1)
(1)
(1)
ADIE
Bit 6
PEIE
ADIF
RX9
PEIE
ADIF
ADIE
TX9
Bit 6
RX9
TX9
TMR0IE
TMR0IE
SREN
TXEN
RCIF
RCIE
Bit 5
SREN
TXEN
RCIF
RCIE
Bit 5
CREN ADDEN
SYNC
INTE
CREN ADDEN
SYNC
Bit 4
TXIF
TXIE
Bit 4
INTE
TXIF
TXIE
SSPIF
SSPIE
RBIE
SSPIE
Bit 3
SSPIF
RBIE
Bit 3
Follow these steps when setting up a Synchronous
Slave Reception:
1.
2.
3.
4.
5.
6.
7.
8.
9.
TMR0IF
CCP1IE TMR2IE TMR1IE 0000 0000
CCP1IF TMR2IF
TMR0IF
CCP1IF TMR2IF TMR1IF 0000 0000
CCP1IE TMR2IE TMR1IE 0000 0000
BRGH
FERR
BRGH
Bit 2
FERR
Bit 2
Enable the synchronous master serial port by
setting bits SYNC and SPEN and clearing bit
CSRC.
If interrupts are desired, set enable bit RCIE.
If 9-bit reception is desired, set bit RX9.
To enable reception, set enable bit CREN.
Flag bit RCIF will be set when reception is com-
plete and an interrupt will be generated, if
enable bit RCIE was set.
Read the RCSTA register to get the ninth bit (if
enabled) and determine if any error occurred
during reception.
Read the 8-bit received data by reading the
RCREG register.
If any error occurred, clear the error by clearing
bit CREN.
If using interrupts, ensure that GIE and PEIE in
the INTCON register are set.
OERR
TRMT
OERR
TRMT
INTF
Bit 1
Bit 1
INTF
TMR1IF 0000 0000
RX9D
TX9D
RX9D
TX9D
RBIF
RBIF
Bit 0
Bit 0
PIC16F7X
0000 000x
0000 000x
0000 0000
0000 -010
0000 0000
0000 000x
0000 000x
0000 0000
0000 -010
0000 0000
Value on:
Value on:
POR,
POR,
BOR
BOR
DS30325B-page 81
0000 000u
0000 0000
0000 000x
0000 0000
0000 0000
0000 -010
0000 0000
0000 000u
0000 0000
0000 000x
0000 0000
0000 0000
0000 -010
0000 0000
Value on
RESETS
all other
Value on
RESETS
all other

Related parts for PIC16LF74T-I/ML