Z8F0223SJ005EG Zilog, Z8F0223SJ005EG Datasheet - Page 88

IC ENCORE MCU FLASH 2K 28SOIC

Z8F0223SJ005EG

Manufacturer Part Number
Z8F0223SJ005EG
Description
IC ENCORE MCU FLASH 2K 28SOIC
Manufacturer
Zilog
Series
Encore!® XP®r
Datasheet

Specifications of Z8F0223SJ005EG

Core Processor
Z8
Core Size
8-Bit
Speed
5MHz
Connectivity
IrDA, UART/USART
Peripherals
Brown-out Detect/Reset, LED, POR, PWM, WDT
Number Of I /o
22
Program Memory Size
2KB (2K x 8)
Program Memory Type
FLASH
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
28-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Other names
269-4082
Z8F0223SJ005EG
PS024314-0308
Follow the steps below to configure a timer for GATED mode and to initiate the count:
1. Write to the Timer Control register to:
2. Write to the Timer High and Low Byte registers to set the starting count value. Writing
3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
4. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing
5. Configure the associated GPIO port pin for the Timer Input alternate function.
6. Write to the Timer Control register to enable the timer.
7. Assert the Timer Input signal to initiate the counting.
CAPTURE/COMPARE Mode
In CAPTURE/COMPARE mode, the timer begins counting on the first external Timer
Input transition. The acceptable transition (rising edge or falling edge) is set by the TPOL
bit in the Timer Control Register. The timer input is the system clock.
Every subsequent acceptable transition (after the first) of the Timer Input signal captures
the current count value. The Capture value is written to the Timer PWM High and Low
Byte Registers. When the Capture event occurs, an interrupt is generated, the count value
in the Timer High and Low Byte registers is reset to
INPCAP
Capture event.
If no Capture event occurs, the timer counts up to the 16-bit Compare value stored in the
Timer Reload High and Low Byte registers. Upon reaching the Compare value, the timer
generates an interrupt, the count value in the Timer High and Low Byte registers is reset to
0001H
the timer interrupt is not because of an input Capture event.
Follow the steps below for configuring a timer for CAPTURE/COMPARE mode and initi-
ating the count:
1. Write to the Timer Control register to:
these registers only affects the first pass in GATED mode. After the first timer reset in
GATED mode, counting always begins at the reset value of
to the relevant interrupt registers. By default, the timer interrupt is generated for both
input deassertion and Reload events. If appropriate, configure the timer interrupt to be
generated only at the input deassertion event or the Reload event by setting
TICONFIG field of the TxCTL1 register.
and counting resumes. The
Disable the timer
Configure the timer for Gated mode
Set the prescale value
Disable the timer
bit in TxCTL1 register is set to indicate the timer interrupt is caused by an input
INPCAP
bit in TxCTL1 register is cleared to indicate
0001H
Z8 Encore! XP
, and counting resumes. The
0001H
Product Specification
.
®
F0823 Series
Timers
78

Related parts for Z8F0223SJ005EG