MC68332ACFC25 Freescale Semiconductor, MC68332ACFC25 Datasheet - Page 217

no-image

MC68332ACFC25

Manufacturer Part Number
MC68332ACFC25
Description
IC MCU 32BIT 25MHZ 132-PQFP
Manufacturer
Freescale Semiconductor
Series
M683xxr
Datasheets

Specifications of MC68332ACFC25

Core Processor
CPU32
Core Size
32-Bit
Speed
25MHz
Connectivity
EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
15
Program Memory Type
ROMless
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
132-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68332ACFC25
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68332ACFC25
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
D.1.2 SR — Status Register
T[1:0] — Trace Enable
S — Supervisor/User State
IP[2:0] — Interrupt Priority Mask
X — Extend Flag
N — Negative Flag
Z — Zero Flag
V — Overflow Flag
C — Carry Flag
D.2 System Integration Module
MC68332
USER’S MANUAL
0
The status register (SR) contains condition codes, an interrupt priority mask, and three
control bits. The condition codes are contained in the condition code register (CCR),
the lower byte of the SR. (The lower and upper bytes of the status register are also
referred to as the user and system bytes, respectively.) At the user privilege level, only
the CCR is available. At the supervisor level, software can access the full status reg-
ister.
The priority value in this field (0 to 7) is used to mask interrupts.
Used in multiple-precision arithmetic operations. In many instructions it is set to the
same value as the C bit.
Set when the MSB of a result register is set.
Set when all bits of a result register are zero.
Set when two's complement overflow occurs as the result of an operation.
Set when a carry or borrow occurs during an arithmetic operation. Also used during
shift and rotate instructions to facilitate multiple word operations.
Table D-2 is the SIM address map. The column labeled “Access” indicates the privi-
lege level at which the CPU must be operating to access the register. A designation of
“S” indicates that supervisor access is required. A designation of “S/U” indicates that
the register can be programmed to the desired privilege level.
RESET:
T[1:0]
00 = No tracing
01 = Trace on change of flow
10 = Trace on instruction execution
11 = Undefined; reserved
0 = CPU operates at user privilege level
1 = CPU operates at supervisor privilege level
0
S
1
0
0
Freescale Semiconductor, Inc.
For More Information On This Product,
0
0
1
Go to: www.freescale.com
REGISTER SUMMARY
IP
1
1
0
0
0
0
0
0
U
X
N
U
U
Z
V
U
C
U
D-3

Related parts for MC68332ACFC25