A42MX24-PLG84 Actel, A42MX24-PLG84 Datasheet - Page 78

no-image

A42MX24-PLG84

Manufacturer Part Number
A42MX24-PLG84
Description
FPGA - Field Programmable Gate Array 36K System Gates
Manufacturer
Actel
Datasheet

Specifications of A42MX24-PLG84

Processor Series
A42MX24
Core
IP Core
Number Of Macrocells
912
Maximum Operating Frequency
250 MHz
Number Of Programmable I/os
140
Delay Time
5.6 ns
Supply Voltage (max)
5.5 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA
Mounting Style
SMD/SMT
Supply Voltage (min)
3 V
Number Of Gates
36 K
Package / Case
PLCC-84
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A42MX24-PLG84
Manufacturer:
Actel
Quantity:
135
Part Number:
A42MX24-PLG84
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A42MX24-PLG84I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Table 38 •
1 -7 2
Parameter Description
TTL Output Module Timing
t
t
t
t
t
t
t
d
d
CMOS Output Module Timing
t
t
t
t
t
t
t
t
t
t
t
t
d
d
Notes:
1. For dual-module macros, use t
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
4. Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/
5. Delays based on 35 pF loading.
ENLZ
GLH
GHL
LSU
LH
LCO
ACO
DLH
DHL
ENZH
ENZL
ENHZ
ENLZ
GLH
GHL
LSU
LH
LCO
ACO
TLH
THL
TLH
THL
40MX and 42MX FPGA Families
device performance. Post-route timing analysis or simulation is required to determine actual performance.
obtained from the Timer utility.
hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
the G input subtracts (adds) to the internal setup (hold) time.
A42MX36 Timing Characteristics (Nominal 5.0V Operation)
(Worst-Case Commercial Conditions, V
Enable Pad LOW to Z
G-to-Pad HIGH
G-to-Pad LOW
I/O Latch Output Set-Up
I/O Latch Output Hold
I/O Latch Clock-to-Out (Pad-to-
Pad) 32 I/O
Array Latch Clock-to-Out (Pad-
to-Pad) 32 I/O
Capacitive Loading, LOW to HIGH
Capacitive Loading, HIGH to LOW
Data-to-Pad HIGH
Data-to-Pad LOW
Enable Pad Z to HIGH
Enable Pad Z to LOW
Enable Pad HIGH to Z
Enable Pad LOW to Z
G-to-Pad HIGH
G-to-Pad LOW
I/O Latch Set-Up
I/O Latch Hold
I/O Latch Clock-to-Out (Pad-to-
Pad) 32 I/O
Array Latch Clock-to-Out (Pad-
to-Pad) 32 I/O
Capacitive Loading, LOW to HIGH
Capacitive Loading, HIGH to LOW
5
5
(Continued)
PD1
+ t
RD1
+ t
PDn
Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Units
‘–3’ Speed
0.5
0.0
0.5
0.0
, t
CO
CCA
+ t
0.07
0.07
0.07
0.07
4.9
2.9
2.9
5.7
7.8
3.5
2.5
2.7
2.9
5.3
4.9
5.0
5.0
5.7
7.8
RD1
= 4.75V, T
+ t
v6.1
‘–2’ Speed
PDn
0.5
0.0
0.5
0.0
, or t
J
= 70°C)
0.08
0.08
0.08
0.08
5.5
3.3
5.5
PD1
3.3
3.3
6.3
8.6
3.9
2.7
3.0
5.8
5.6
5.6
6.3
8.6
+ t
RD1
‘–1’ Speed
0.6
0.0
0.6
0.0
+ t
SUD
0.09
0.09
0.09
0.09
6.2
3.7
3.7
7.1
9.8
4.5
3.1
3.3
3.7
6.6
6.2
6.3
7.1
9.8
6.3
, whichever is appropriate.
‘Std’ Speed
0.7
0.0
0.7
0.0
11.5
0.10
0.10
11.5
0.10
0.10
7.3
4.4
4.4
8.4
5.2
3.6
3.9
4.3
7.8
7.3
7.5
7.5
8.4
‘–F’ Speed
1.0
1.0
0.0
0.0
10.2
11.8
16.1
0.14
0.14
10.9
10.2
10.4
10.4
11.8
16.1
0.14
0.14
6.1
6.1
7.3
5.1
5.5
6.1
ns/pF
ns/pF
ns/pF
ns/pF
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for A42MX24-PLG84