A3PE1500-PQG208 Actel, A3PE1500-PQG208 Datasheet - Page 91

no-image

A3PE1500-PQG208

Manufacturer Part Number
A3PE1500-PQG208
Description
FPGA - Field Programmable Gate Array 1500K System Gates
Manufacturer
Actel
Datasheet

Specifications of A3PE1500-PQG208

Processor Series
A3PE1500
Core
IP Core
Maximum Operating Frequency
231 MHz
Number Of Programmable I/os
147
Data Ram Size
276480
Supply Voltage (max)
1.575 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
A3PE-Proto-Kit, A3PE-Brd1500-Skt, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, FlashPro 4, FlashPro 3, FlashPro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
1.425 V
Number Of Gates
1.5 M
Package / Case
PQFP-208
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A3PE1500-PQG208
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A3PE1500-PQG208
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Part Number:
A3PE1500-PQG208I
Manufacturer:
ACTEL
Quantity:
5 000
Part Number:
A3PE1500-PQG208I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Table 2-100 • RAM512X18
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
F
Note:
AS
AH
ENS
ENH
DS
DH
CKQ1
CKQ2
C2CRWH
C2CWRH
RSTBQ
REMRSTB
RECRSTB
MPWRSTB
CYC
MAX
For specific junction temperature and voltage supply levels, refer to
Commercial-Case Conditions: T
Address setup time
Address hold time
REN_B, WEN_B setup time
REN_B, WEN_B hold time
Input data (DI) setup time
Input data (DI) hold time
Clock High to new data valid on DO (output retained, WMODE = 0)
Clock High to new data valid on DO (pipelined)
Address collision clk-to-clk delay for reliable read access after write on same
address—Applicable to Opening Edge
Address collision clk-to-clk delay for reliable write access after read on same
address— Applicable to Opening Edge
RESET_B Low to data out Low on DO (flow-through)
RESET_B Low to data out Low on DO (pipelined)
RESET_B removal
RESET_B recovery
RESET_B minimum pulse width
Clock cycle time
Maximum frequency
Description
J
= 70°C, Worst-Case VCC = 1.425 V
R e v i s i o n 9
Table 2-6 on page 2-5
ProASIC3E Flash Family FPGAs
0.25 0.28 0.33
0.00 0.00 0.00
0.18 0.20 0.24
0.06 0.07 0.08
0.18 0.21 0.25
0.00 0.00 0.00
2.16 2.46 2.89
0.90 1.02 1.20
0.50 0.43 0.38
0.59 0.50 0.44
0.92 1.05 1.23
0.92 1.05 1.23
0.29 0.33 0.38
1.50 1.71 2.01
0.21 0.24 0.29
3.23 3.68 4.32
310
–2
for derating values.
272
–1
Std. Units
231
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
2- 79

Related parts for A3PE1500-PQG208