LA-ISPPAC-POWR1014A-01TN48E LATTICE SEMICONDUCTOR, LA-ISPPAC-POWR1014A-01TN48E Datasheet - Page 19

no-image

LA-ISPPAC-POWR1014A-01TN48E

Manufacturer Part Number
LA-ISPPAC-POWR1014A-01TN48E
Description
IC, PROG POWER SUPPLY SUPERVISOR TQFP-48
Manufacturer
LATTICE SEMICONDUCTOR

Specifications of LA-ISPPAC-POWR1014A-01TN48E

Input Voltage
4.5V
Supply Voltage Range
2.8V To 3.96
No. Of Pins
48
Operating Temperature Range
-40°C To +105°C
Frequency
25MHz
No. Of Macrocells
24
Termination Type
SMD
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LA-ISPPAC-POWR1014A-01TN48E
Manufacturer:
LATTICE
Quantity:
171
Part Number:
LA-ISPPAC-POWR1014A-01TN48E
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
PLD Block
Figure 9 shows the LA-ispPAC-POWR1014/A PLD architecture, which is derived from the Lattice's ispMACH™
4000 CPLD. The PLD architecture allows the flexibility in designing various state machines and control functions
used for power supply management. The AND array has 53 inputs and generates 123 product terms. These 123
product terms are divided into three groups of 41 for each of the generic logic blocks, GLB1, GLB2, and GLB3.
Each GLB is made up of eight macrocells. In total, there are 24 macrocells in the LA-ispPAC-POWR1014/A device.
The output signals of the LA-ispPAC-POWR1014/A device are derived from GLBs as shown in Figure 9. GLB3
generates timer control.
Figure 9. LA-ispPAC-POWR1014/A PLD Architecture
Macrocell Architecture
The macrocell shown in Figure 10 is the heart of the PLD. The basic macrocell has five product terms that feed the
OR gate and the flip-flop. The flip-flop in each macrocell is independently configured. It can be programmed to
function as a D-Type or T-Type flip-flop. Combinatorial functions are realized by bypassing the flip-flop. The polarity
control and XOR gates provide additional flexibility for logic synthesis. The flip-flop’s clock is driven from the com-
mon PLD clock that is generated by dividing the 8 MHz master clock by 32. The macrocell also supports asynchro-
nous reset and preset functions, derived from either product terms, the global reset input, or the power-on reset
signal. The resources within the macrocells share routing and contain a product term allocation array. The product
term allocation array greatly expands the PLD’s ability to implement complex logical functions by allowing logic to
be shared between adjacent blocks and distributing the product terms to allow for wider decode functions.
Timer0
Timer1
Timer2
Timer3
Global Reset
(Resetb pin)
AGOOD
IN[1:4]
VMON[1-10]
Output
Feedback
Timer Clock
20
4
4
24
IRP
AND Array
53 Inputs
123 PT
LA-ispPAC-POWR1014/A Automotive Family Data Sheet
18
PLD Clock
41
41
41
19
Generic Logic Block
Generic Logic Block
Generic Logic Block
8 Macrocell
8 Macrocell
8 Macrocell
GLB1
41 PT
GLB2
41 PT
GLB3
41 PT
HVOUT[1..2],
OUT[3..8]
OUT[9..14]

Related parts for LA-ISPPAC-POWR1014A-01TN48E