CS8415A-CZ Cirrus Logic Inc, CS8415A-CZ Datasheet - Page 33

no-image

CS8415A-CZ

Manufacturer Part Number
CS8415A-CZ
Description
Receiver IC
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CS8415A-CZ

Driver Case Style
TSSOP
No. Of Pins
28
Mounting Type
Surface Mount
No. Of Channels
7
Peak Reflow Compatible (260 C)
No
Supply Voltage
5V
Supply Voltage Max
5V
Leaded Process Compatible
No
Interface Type
Serial
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS8415A-CZ
Manufacturer:
PHILIPS
Quantity:
246
Part Number:
CS8415A-CZ
Manufacturer:
CS
Quantity:
20 000
Part Number:
CS8415A-CZR
Quantity:
4 632
Part Number:
CS8415A-CZR
Manufacturer:
CIRRUS LOGIC
Quantity:
163
Part Number:
CS8415A-CZR
Manufacturer:
CIRRUSLOGIC
Quantity:
20 000
Part Number:
CS8415A-CZZ
Manufacturer:
CIRRUS
Quantity:
2 000
Part Number:
CS8415A-CZZ
Manufacturer:
CIRRUS
Quantity:
64
Part Number:
CS8415A-CZZ
Manufacturer:
CIRRUS
Quantity:
20 000
DS470F4
11.PIN DESCRIPTION - HARDWARE MODE
COPY
VL2+
VL+
VL3+
EMPH
RXP0
RXN0
VA+
AGND
FILT
RST
Pin Name
23
27
# Pin Description
1
2
3
4
5
6
7
8
9
COPY Channel Status Bit (Output) - Reflects the state of the Copyright Channel Status bit in the incoming
AES3 data stream. If the category code is set to General, copyright will be indicated whatever the state of
the Copyright bit.
Positive Digital Power (Input) - Typically +3.3 V or +5.0 V.
Pre-Emphasis (Output) - EMPH
emphasis.
sis other than 50/15 ms. This pin is also a start-up option which, along with ORIG, determines the serial port
format. A 47 kΩ resistor to either VL+ or DGND is required.
AES3/SPDIF Receiver Port (Input) - Differential line receiver inputs for the AES3 biphase encoded data.
See Appendix A for recommended circuits.
Positive Analog Power (Input) - Nominally +5.0 V. This supply should be as quiet as possible since noise
on this pin will directly affect the jitter performance of the recovered clock.
Analog Ground (Input) - Ground for the analog circuitry in the chip. AGND and DGND should be connected
to a common ground area under the chip.
PLL Loop Filter (Output) - An RC network should be connected between this pin and ground. See
dix C: PLL Filter” on page 41
Reset (Input) - When RST is low, the CS8415A enters a low power mode and all internal states are reset.
On initial power up, RST must be held low until the power supply is stable, and all input clocks are stable in
frequency and phase. This is particularly true in hardware mode with multiple CS8415A devices where syn-
chronization between devices is important.
EMPH
is high when the Channel Status data indicates no pre-emphasis or indicates pre-empha-
for recommended schematic and component values.
is low when the incoming Channel Status data indicates 50/15 ms pre-
CS8415A
“Appen-
33

Related parts for CS8415A-CZ