M41ST84WMQ6 STMicroelectronics, M41ST84WMQ6 Datasheet - Page 14

Real Time Clock USE 511-M41ST84WMQ6E

M41ST84WMQ6

Manufacturer Part Number
M41ST84WMQ6
Description
Real Time Clock USE 511-M41ST84WMQ6E
Manufacturer
STMicroelectronics
Datasheet

Specifications of M41ST84WMQ6

Function
Clock, Calendar, Supervisor
Rtc Memory Size
64 B
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Rtc Bus Interface
Serial
Package / Case
SO-16
Time Format
HH:MM:SS:hh
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M41ST84WMQ6
Quantity:
85
Part Number:
M41ST84WMQ6E
Manufacturer:
ST
Quantity:
20 000
Part Number:
M41ST84WMQ6F
Manufacturer:
ST
Quantity:
20 000
Operating modes
2.2
Note:
14/34
READ mode
In this mode the master reads the M41ST84W slave after setting the slave address (see
Figure
address ‘An’ is written to the on-chip address pointer. Next the START condition and slave
address are repeated followed by the READ mode control bit (R/W=1). At this point the
master transmitter becomes the master receiver. The data byte which was addressed will be
transmitted and the master receiver will send an acknowledge bit to the slave transmitter.
The address pointer is only incremented on reception of an acknowledge clock. The
M41ST84W slave transmitter will now place the data byte at address An+1 on the bus, the
master receiver reads and acknowledges the new byte and the address pointer is
incremented to “An+2.”
This cycle of reading consecutive addresses will continue until the master receiver sends a
STOP condition to the slave transmitter (see
The system-to-user transfer of clock data will be halted whenever the address being read is
a clock address (00h to 07h). The update will resume either due to a stop condition or when
the pointer increments to a non-clock or RAM address.
This is true both in READ mode and WRITE mode.
An alternate READ mode may also be implemented whereby the master reads the
M41ST84W slave without first writing to the (volatile) address pointer. The first address that
is read is the last one stored in the pointer (see
Figure 8.
8). Following the WRITE mode control bit (R/W=0) and the acknowledge bit, the word
Slave address location
START
1
1
SLAVE ADDRESS
0
Figure 9 on page
1
Figure 10 on page
0
0
0
R/W
15).
A
15).
AI00602
M41ST84W

Related parts for M41ST84WMQ6