82V3280EQG Integrated Device Technology (Idt), 82V3280EQG Datasheet - Page 33

no-image

82V3280EQG

Manufacturer Part Number
82V3280EQG
Description
WAN PLL 100-Pin TQFP Tray
Manufacturer
Integrated Device Technology (Idt)
Datasheet

Specifications of 82V3280EQG

Package
100TQFP
Operating Temperature
-40 to 85 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
82V3280EQG
Manufacturer:
IDT
Quantity:
20 000
switched to another one’ - are: (The T0 selected input clock is disquali-
fied AND Another input clock is switched to) OR (In Revertive switch, a
qualified input clock with a higher priority is switched to) OR (The T0
selected input clock is switched to another one by External Fast selec-
tion or Forced selection).
path.
3.9.2
T4_OPERATING_MODE[2:0] bits, as shown in
Table 16: T4 DPLL Operating Mode Control
the internal state machine is shown in
Functional Description
IDT82V3280
Figure 8. T4 Selected Input Clock vs. DPLL Automatic
The causes of Item 4, 9, 12, 15 - ‘the T0 selected input clock is
Refer to
The
When the operating mode is switched automatically, the operation of
T4_OPERATING_MODE[2:0]
T4
T4 SELECTED INPUT CLOCK VS. DPLL OPERATING
MODE
Table 13
DPLL
000
001
010
100
3
for details about the input clock qualification for T0
1
operating
Operating Mode
Free-Run mode
Locked mode
Holdover
mode
2
5
mode
Figure
T4 DPLL Operating Mode
8:
Forced - Free-Run
is
Forced - Holdover
Forced - Locked
Table
Automatic
controlled
16:
4
by
the
33
path.
Table 17: Related Bit / Register in Chapter 3.9
T0_DPLL_OPERATING_MOD
T0_OPERATING_MODE[2:0]
T4_OPERATING_MODE[2:0]
T0_OPERATING_MODE
T0_OPERATING_MODE
Notes to
Refer to
1. Reset.
2. An input clock is selected.
3. (The T4 selected input clock is disqualified) OR (A qualified input
4. An input clock is selected.
5. No input clock is selected.
clock with a higher priority is switched to) OR (The T4 selected
input clock is switched to another one by Forced selection) OR
(When T4 DPLL locks to the T0 DPLL output, the T4 selected
input clock is switched by setting the T0_FOR_T4 bit).
T0_DPLL_LOCK
T0_FOR_T4
E[2:0]
Table 13
Figure
Bit
8:
for details about the input clock qualification for T4
1
2
INTERRUPTS2_ENABLE_CNFG
T0_OPERATING_MODE_CNFG
T4_OPERATING_MODE_CNFG
T4_INPUT_SEL_CNFG
INTERRUPTS2_STS
OPERATING_STS
Register
December 9, 2008
WAN PLL
Address
(Hex)
0E
53
54
52
51
11

Related parts for 82V3280EQG