LPC47M142-NC Standard Microsystems (SMSC), LPC47M142-NC Datasheet - Page 133

no-image

LPC47M142-NC

Manufacturer Part Number
LPC47M142-NC
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LPC47M142-NC

Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC47M142-NC
Manufacturer:
SMSC
Quantity:
55
Part Number:
LPC47M142-NC
Quantity:
1 715
Part Number:
LPC47M142-NC
Manufacturer:
SMSC
Quantity:
281
SMSC DS – LPC47M14X
SMI_STS3
Default = 0x00
on VTR POR
SMI_STS4
Default = 0x00
on VTR POR
(Note 6)
SMI_STS5
Default = 0x00
on VTR POR
N/A
SMI_EN1
Default = 0x00
on VTR POR
NAME
REG OFFSET
(R/W)
(R/W)
(R/W)
(R/W)
(hex)
(R)
12
13
14
15
16
SMI Status Register 3
This register is used to read the status of the SMI inputs.
The following bits are cleared on a write of ‘1’.
Bit[0] GP20
Bit[1] GP21
Bit[2] GP22
Bit[3] Reserved
Bit[4] GP24
Bit[5] GP25
Bit[6] GP26
Bit[7] GP60
SMI Status Register 4
This register is used to read the status of the SMI inputs.
The following bits are cleared on a write of ‘1’.
Bit[0] GP30
Bit[1] GP31
Bit[2] GP32
Bit[3] GP33
Bit[4] GP41
Bit[5] GP42
Bit[6] GP43
Bit[7] GP61
SMI Status Register 5
This register is used to read the status of the SMI inputs.
The following bits are cleared on a write of ‘1’.
Bit[0] GP54
Bit[1] GP55
Bit[2] GP56
Bit[3] GP57
Bit[4] Reserved
Bit[5] Reserved
Bit[6] FAN_TACH1
Bit[7] FAN_TACH2
Reserved – reads return 0
SMI Enable Register 1
This register is used to enable the different interrupt
sources onto the group nSMI output.
1=Enable
0=Disable
Bit[0] Reserved
Bit[1] EN_PINT
Bit[2] EN_U2INT
Bit[3] EN_U1INT
Bit[4] EN_FINT
Bit[5] EN_MPU-401 INT
Bit[6] Reserved
Bit[7] Reserved (Note 7)
Page 133
DESCRIPTION
Rev. 03/19/2001

Related parts for LPC47M142-NC