LPC47M142-NC Standard Microsystems (SMSC), LPC47M142-NC Datasheet - Page 79

no-image

LPC47M142-NC

Manufacturer Part Number
LPC47M142-NC
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LPC47M142-NC

Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC47M142-NC
Manufacturer:
SMSC
Quantity:
55
Part Number:
LPC47M142-NC
Quantity:
1 715
Part Number:
LPC47M142-NC
Manufacturer:
SMSC
Quantity:
281
(1) = Compatible Mode
(3) = High Speed Mode
Note:
6.9.1
DATA PORT
ADDRESS OFFSET = 00H
The Data Port is located at an offset of '00H' from the base address. The data register is cleared at initialization by
RESET. During a WRITE operation, the Data Register latches the contents of the internal data bus. The contents of
this register are buffered (non inverting) and output onto the PD0 - PD7 ports. During a READ operation in SPP mode,
PD0 - PD7 ports are buffered (not latched) and output to the host CPU.
STATUS PORT
ADDRESS OFFSET = 01H
The Status Port is located at an offset of '01H' from the base address. The contents of this register are latched for the
duration of a read cycle. The bits of the Status Port are defined as follows:
BIT 0 TMOUT - TIME OUT
This bit is valid in EPP mode only and indicates that a 10 usec time out has occurred on the EPP bus. A logic O means
that no time out error has occurred; a logic 1 means that a time out error has been detected. This bit is cleared by a
RESET. If the TIMEOUT_SELECT bit (bit 4 of the Parallel Port Mode Register 2, 0xF1 in Logical Device 3 Configuration
Registers) is ‘0’, writing a one to this bit clears the TMOUT status bit. Writing a zero to this bit has no effect. If the
TIMEOUT_SELECT bit (bit 4 of the Parallel Port Mode Register 2, 0xF1 in Logical Device 3 Configuration Registers) is
‘1’, the TMOUT bit is cleared on the trailing edge of a read of the EPP Status Register.
BITS 1, 2 - are not implemented as register bits, during a read of the Printer Status Register these bits are a low level.
BIT 3 nERR – nERROR
The level on the nERROR input is read by the CPU as bit 3 of the Printer Status Register. A logic 0 means an error has
been detected; a logic 1 means no error has been detected.
BIT 4 SLCT - PRINTER SELECTED STATUS
The level on the SLCT input is read by the CPU as bit 4 of the Printer Status Register. A logic 1 means the printer is on
line; a logic 0 means it is not selected.
SMSC DS – LPC47M14X
CONNECTOR
For the cable interconnection required for ECP support and the Slave Connector pin numbers, refer to the
IEEE 1284 Extended Capabilities Port Protocol and ISA Standard, Rev. 1.14, July 14, 1993. This document is
available from Microsoft.
IBM XT/AT Compatible, Bi-Directional and EPP Modes
HOST
2-9
10
11
12
13
14
15
16
17
1
PIN NUMBER
68-75
83
80
79
78
77
82
81
66
67
nStrobe
PData<0:7>
nAck
Busy
PE
Select
nAutoFd
nError
nInit
nSelectIn
STANDARD
Page 79
nWrite
PData<0:7>
Intr
nWait
(User Defined)
(User Defined)
nDatastb
(User Defined)
nRESET
nAddrstrb
EPP
nStrobe
PData<0:7>
nAck
Busy, PeriphAck(3)
PError,
nAckReverse (3)
Select
nAutoFd,
HostAck(3)
nFault (1)
nPeriphRequest (3)
nInit(1)
nReverseRqst(3)
nSelectIn(1,3)
ECP
Rev. 03/19/2001

Related parts for LPC47M142-NC