MCIMX31VKN5 Freescale, MCIMX31VKN5 Datasheet - Page 27

no-image

MCIMX31VKN5

Manufacturer Part Number
MCIMX31VKN5
Description
Manufacturer
Freescale
Datasheet

Specifications of MCIMX31VKN5

Operating Temperature (min)
0C
Operating Temperature (max)
70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX31VKN5
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX31VKN5B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX31VKN5BR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX31VKN5C
Manufacturer:
FREESCA
Quantity:
18
Part Number:
MCIMX31VKN5C
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX31VKN5C
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCIMX31VKN5CR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
4.3.5
This section discusses ATA parameters. For a detailed description, refer to the ATA specification.
The user needs to use level shifters for 3.3 Volt or 5.0 Volt compatibility on the ATA interface.
The use of bus buffers introduces delay on the bus and introduces skew between signal lines. These factors
make it difficult to operate the bus at the highest speed (UDMA-5) when bus buffers are used. If fast
UDMA mode operation is needed, this may not be compatible with bus buffers.
Another area of attention is the slew rate limit imposed by the ATA specification on the ATA bus.
According to this limit, any signal driven on the bus should have a slew rate between 0.4 and 1.2 V/ns with
a 40 pF load. Not many vendors of bus buffers specify slew rate of the outgoing signals.
When bus buffers are used, the ata_data bus buffer is special. This is a bidirectional bus buffer, so a
direction control signal is needed. This direction control signal is ata_buffer_en. When its high, the bus
should drive from host to device. When its low, the bus should drive from device to host. Steering of the
signal is such that contention on the host and device tri-state busses is always avoided.
Freescale Semiconductor
OW7
OW8
OW9
ID
ATA Electrical Specifications (ATA Bus, Bus Buffers)
1-Wire bus
(BATT_LINE)
1-Wire bus
(BATT_LINE)
Write 1 / Read Low Time
Transmission Time Slot
Release Time
Parameter
Figure 9. Write 1 Sequence Timing Diagram
Figure 10. Read Sequence Timing Diagram
MCIMX31/MCIMX31L Technical Data, Rev. 4.1
Table 23. WR1/RD Timing Parameters
OW7
OW7
OW9
t
Symbol
RELEASE
t
t
LOW1
SLOT
OW8
OW8
Min
60
15
1
Typ
117
5
Electrical Characteristics
Max
120
15
45
Units
µs
µs
µs
27

Related parts for MCIMX31VKN5