LC4128ZE-7TN100I Lattice, LC4128ZE-7TN100I Datasheet - Page 11

no-image

LC4128ZE-7TN100I

Manufacturer Part Number
LC4128ZE-7TN100I
Description
IC PLD 128MC 64I/O 7.5NS 100TQFP
Manufacturer
Lattice
Series
ispMACH®r
Datasheet

Specifications of LC4128ZE-7TN100I

Programmable Type
CPLD
Number Of Macrocells
128
Voltage - Input
1.7 V ~ 1.9 V
Speed
7.5ns
Mounting Type
*
Package / Case
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
220-1026

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LC4128ZE-7TN100I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
Figure 9. Power Guard
All the I/O pins in a block share a common Power Guard Enable signal. For a block of I/Os, this signal is called a
Block Input Enable (BIE) signal. BIE can be internally generated using MC logic, or could come from external
sources using one of the user I/O or input pins.
Any I/O pin in the block can be programmed to ignore the BIE signal. Thus, the feature can be enabled or disabled
on a pin-by-pin basis.
Figure 10 shows Power Guard and BIE across multiple I/Os in a block that has eight I/Os.
Figure 10. Power Guard and BIE in a Block with 8 I/Os
Block Input Enable (BIE)
From Block PT. The Block PT
is part of the block AND Array,
and can be driven by signals
from the GRP.
D
Power Guard
To Macrocell
To GRP
To Macrocell
To GRP
To Macrocell
To GRP
E
0
1
11
Q
ispMACH 4000ZE Family Data Sheet
Power Guard
Power Guard
Power Guard
0
1
0
1
0
1
I/O 0
I/O 1
I/O 7

Related parts for LC4128ZE-7TN100I