AD9265BCPZ-80 Analog Devices Inc, AD9265BCPZ-80 Datasheet - Page 39

IC ADC 16BIT 80MSPS 48LFCSP

AD9265BCPZ-80

Manufacturer Part Number
AD9265BCPZ-80
Description
IC ADC 16BIT 80MSPS 48LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9265BCPZ-80

Data Interface
Serial, SPI™
Number Of Bits
16
Sampling Rate (per Second)
80M
Number Of Converters
1
Power Dissipation (max)
258mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-VFQFN, CSP Exposed Pad
Resolution (bits)
16bit
Sampling Rate
80MSPS
Input Channel Type
Differential
Supply Voltage Range - Analog
1.7V To 1.9V
Supply Voltage Range - Digital
1.7V To 1.9V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9265BCPZ-80
Manufacturer:
ADI/亚德诺
Quantity:
20 000
MEMORY MAP REGISTER DESCRIPTIONS
For additional information about functions controlled in
Register 0x00 to Register 0xFF, see AN-877 Application Note,
Interfacing to High Speed ADCs via SPI.
Sync Control (Register 0x100)
Bits[7:3]—Reserved
These bits are reserved.
Bit 2—Clock Divider Next Sync Only
If the master sync enable bit (Address 0x100, Bit 0) and the
clock divider sync enable bit (Address 0x100, Bit 1) are high, Bit 2
allows the clock divider to sync to the first sync pulse it receives
Rev. A | Page 39 of 44
and to ignore the rest. The clock divider sync enable bit (Address
0x100, Bit 1) resets after it syncs.
Bit 1—Clock Divider Sync Enable
Bit 1 gates the sync pulse to the clock divider. The sync signal is
enabled when Bit 1 is high and Bit 0 is high. This is continuous
sync mode.
Bit 0—Master Sync Enable
Bit 0 must be high to enable any of the sync functions. If the
sync capability is not used, this bit should remain low to
conserve power.
AD9265

Related parts for AD9265BCPZ-80