MT48H4M32LFB5-6:K TR Micron Technology Inc, MT48H4M32LFB5-6:K TR Datasheet - Page 21

MT48H4M32LFB5-6:K TR

Manufacturer Part Number
MT48H4M32LFB5-6:K TR
Description
Manufacturer
Micron Technology Inc
Type
Mobile SDRAMr
Datasheet

Specifications of MT48H4M32LFB5-6:K TR

Organization
4Mx32
Density
128Mb
Address Bus
14b
Maximum Clock Rate
166MHz
Operating Supply Voltage (typ)
1.8V
Package Type
VFBGA
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
1.95V
Operating Supply Voltage (min)
1.7V
Supply Current
100mA
Pin Count
90
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant
Table 11: AC Functional Characteristics
Notes 1–5 apply to all parameters and conditions
PDF: 09005aef832ff1ea
128mb_mobile_sdram_y35M.pdf - Rev. G 10/09 EN
Parameter
Last data-in to burst STOP command
READ/WRITE command to READ/WRITE command
Last data-in to new READ/WRITE command
CKE to clock disable or power-down entry mode
Data-in to ACTIVE command
Data-in to PRECHARGE command
DQM to input data delay
DQM to data mask during WRITEs
DQM to data High-Z during READs
WRITE command to input data delay
LOAD MODE REGISTER command to ACTIVE or REFRESH
command
CKE to clock enable or power-down exit mode
Last data-in to PRECHARGE command
Data-out High-Z from PRECHARGE command
Notes:
1. A full initialization sequence is required before proper device operation is ensured.
2. The minimum specifications are used only to indicate cycle time at which proper opera-
3. In addition to meeting the transition rate specification, the clock and CKE must transit
4. Outputs measured for 1.8V at 0.9V with equivalent load:
5. AC timing tests have V
6. The clock frequency must remain constant (stable clock is defined as a signal cycling with-
7.
8. This device requires 4096 AUTO REFRESH cycles every 64ms (
tion over the full temperature range (–40˚C ≤ T
between V
Test loads with full DQ driver strength. Performance will vary with actual system DQ bus
capacitive loading, termination, and programmed drive strength.
input transition time is longer than
V
in timing constraints specified for the clock ball) during access or precharge states
(READ, WRITE, including
the data rate.
t
reference to V
uted AUTO REFRESH command every 15.6μs meets the refresh requirement and ensures
that each row is refreshed. Alternatively, 4096 AUTO REFRESH commands can be issued
in a burst at the minimum cycle rate (
Q
HZ defines the time at which the output achieves the open circuit condition; it is not a
IH,min
and no longer at the V
IH
and V
Electrical Specifications – AC Operating Conditions
OH
20pF
or V
CL = 3
CL = 2
IL
128Mb: 8 Meg x 16, 4 Meg x 32 Mobile SDRAM
(or between V
OL
IL
. The last valid data element will meet
and V
t
WR, and PRECHARGE commands). CKE may be used to reduce
21
Symbol
t
t
t
t
t
t
t
t
CKED
t
t
t
t
DQM
DWD
t
t
DQD
MRD
ROH
IH/2
CCD
DAL
DQZ
BDL
CDL
PED
RDL
DPL
IH
with timing referenced to V
crossover point.
IL
t
Micron Technology, Inc. reserves the right to change products or specifications without notice.
Tmax, then the timing is referenced at V
and V
t
RFC), one time for every 64ms.
-6
IH
1
1
1
1
5
2
0
0
2
0
2
1
2
3
2
) in a monotonic manner.
A
≤ +85˚C industrial temperature) is ensured.
-75
1
1
1
1
5
2
0
0
2
0
2
1
2
3
2
t
IH/2
REF). Providing a distrib-
©2008 Micron Technology, Inc. All rights reserved.
t
OH before going High-Z.
= crossover point. If the
Unit
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
CK
CK
CK
CK
CK
CK
CK
CK
CK
CK
CK
CK
CK
CK
CK
IL,max
Notes
14, 16
15, 16
15, 16
12
12
12
13
12
12
12
12
13
12
and

Related parts for MT48H4M32LFB5-6:K TR