ADSP-2196MKSTZ-160 Analog Devices Inc, ADSP-2196MKSTZ-160 Datasheet - Page 40

IC DSP CONTROLLER 16BIT 144-LQFP

ADSP-2196MKSTZ-160

Manufacturer Part Number
ADSP-2196MKSTZ-160
Description
IC DSP CONTROLLER 16BIT 144-LQFP
Manufacturer
Analog Devices Inc
Series
ADSP-21xxr
Type
Fixed Pointr
Datasheet

Specifications of ADSP-2196MKSTZ-160

Interface
Host Interface, SPI, SSP, UART
Clock Rate
160MHz
Non-volatile Memory
ROM (48 kB)
On-chip Ram
40kB
Voltage - I/o
3.30V
Voltage - Core
2.50V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
Device Core Size
16b
Format
Fixed Point
Clock Freq (max)
160MHz
Mips
160
Device Input Clock Speed
160MHz
Ram Size
40KB
Program Memory Size
48KB
Operating Supply Voltage (typ)
2.5/3.3V
Operating Supply Voltage (min)
2.37V
Operating Supply Voltage (max)
2.63/3.6V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-2196MKSTZ-160
Manufacturer:
Analog Devices Inc
Quantity:
10 000
ADSP-2196
Host Port ACC Mode Read Cycle Timing
Table 17
on ACK, Ready, ALE, and ACC mode selection, see the Host port modes description
Table 17. Host Port ACC Mode Read Cycle Timing
1
40
t
the same time.
Parameter
Switching Characteristics
t
t
t
t
Timing Requirements
t
t
t
t
t
t
t
t
t
t
t
t
NH
RHKS
RHKH
RHS
RHH
CSAL
ALCS
RCSW
ALW
ALER
CSR
RCS
WAL
HKRD
ADW
WAD
RDH
are peripheral bus latencies (n t
and
This information applies to a product under development. Its characteristics and specifications are subject to change with-
out notice. Analog Devices assumes no obligation regarding future manufacturing unless otherwise agreed to in writing.
Figure 20
Description
HRD asserted to HACK asserted (setup, ACK Mode)
HRD de-asserted to HACK de-asserted (hold, ACK Mode)
HRD asserted to HACK asserted (setup, Ready Mode)
HRD asserted to HACK de-asserted (hold, Ready Mode)
HCMS or HCIOMS asserted to HALE asserted (delay)
HALE de-asserted to optional HCMS or HCIOMS
de-asserted
HRD de-asserted to HCMS or HCIOMS de-asserted
HALE asserted to HWR asserted
HALE de-asserted to HWR asserted
HCMS or HCIOMS asserted to HRD asserted
HRD de-asserted (after last byte) to HCMS or
HCIOMS de-asserted (ready for next read)
HWR de-asserted to HALE de-asserted (delay)
HACK asserted to HRD de-asserted (hold, ACK Mode)
Address valid to HWR de-asserted (setup)
HWR de-asserted to address invalid (hold)
HRD de-asserted to data invalid (hold)
describe host port read operations in Address Cycle Control (ACC) mode. For more information
HCLK
For current information contact Analog Devices at 800/262-5643
); these are internal DSP latencies related to the number of peripherals attempting to access DSP memory at
Min
1
0
1
1
0.5
1
1
1
1.5
1.5
4
1
1
on page
10.
September 2001
Max
1+t
2
1
2+t
2
NH
NH
1
1
REV. PrA
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-2196MKSTZ-160